CY7C1393BV18-250BZXI [CYPRESS]
18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture; 18兆位的DDR -II SIO SRAM 2字突发架构型号: | CY7C1393BV18-250BZXI |
厂家: | CYPRESS |
描述: | 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture |
文件: | 总27页 (文件大小:478K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
18-Mbit DDR-II SIO SRAM 2-Word
Burst Architecture
Features
Functional Description
• 18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
• 300-MHz clock for high bandwidth
The CY7C1392BV18, CY7C1992BV18, CY7C1393BV18, and
CY7C1394BV18 are 1.8V Synchronous Pipelined SRAMs
equipped with DDR-II SIO (Double Data Rate Separate I/O)
architecture. The DDR-II SIO consists of two separate ports to
access the memory array. The Read port has dedicated Data
outputs and the Write port has dedicated Data inputs to
completely eliminate the need to “turn around’ the data bus
required with common I/O devices. Access to each port is
accomplished using a common address bus. Addresses for
Read and Write are latched on alternate rising edges of the
input (K) clock. Write data is registered on the rising edges of
both K and K. Read data is driven on the rising edges of C and
C if provided, or on the rising edge of K and K if C/C are not
provided. Each address location is associated with two 8-bit
words in the case of CY7C1392BV18, two 9-bit words in the
case of CY7C1992BV18, two 18-bit words in the case of
CY7C1393BV18, and two 36-bit words in the case of
CY7C1394BV18, that burst sequentially into or out of the
device.
• 2-Word burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Synchronous internally self-timed writes
• 1.8V core power supply with HSTL inputs and outputs
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V - VDD
)
Asynchronous inputs include output impedance matching
input (ZQ). Synchronous data outputs are tightly matched to
the two output echo clocks CQ/CQ, eliminating the need for
separately capturing data from each individual DDR-II SIO
SRAM in the system design. Output data clocks (C/C) enable
maximum system clocking and data synchronization flexibility.
• Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
• Offered in lead-free and non lead-free packages
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Configuration
All synchronous inputs pass through input registers controlled
by the K/K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
CY7C1392BV18 – 2M x 8
CY7C1992BV18 – 2M x 9
CY7C1393BV18 – 1M x18
CY7C1394BV18 – 512K x 36
Selection Guide
300 MHz
300
278 MHz
250 MHz
250
200 MHz
200
167 MHz
167
Unit
MHz
mA
Maximum Operating Frequency
Maximum Operating Current
278
580
600
550
500
450
Cypress Semiconductor Corporation
Document Number: 38-05623 Rev. *C
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised June 27, 2006
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Logic Block Diagram (CY7C1392BV18)
D[7:0]
8
Write
Write
Data Reg
Data Reg
Address
Register
A
(19:0)
20
1M x 8
1M x 8
Memory Memory
Array Array
K
LD
R/W
CLK
Gen.
Control
Logic
K
C
C
DOFF
Read Data Reg.
16
CQ
R/W
VREF
CQ
8
8
Reg.
Reg.
Reg.
8
Control
Logic
LD
NWS0
8
Q[7:0]
NWS1
8
Logic Block Diagram (CY7C1992BV18)
D[8:0]
9
Write
Write
Data Reg
Data Reg
Address
Register
A
(19:0)
20
1M x 9
1M x 9
Memory Memory
Array Array
K
LD
R/W
CLK
Gen.
Control
Logic
K
C
C
DOFF
Read Data Reg.
18
CQ
R/W
VREF
CQ
9
9
Reg.
Reg.
Reg.
9
9
Control
Logic
LD
BWS0
9
Q[8:0]
Document Number: 38-05623 Rev. *C
Page 2 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Logic Block Diagram (CY7C1393BV18)
18
D[17:0]
Write
Write
Data Reg
Data Reg
Address
Register
A
(18:0)
19
512K x 18 512K x 18
Memory
Array
Memory
Array
K
LD
R/W
CLK
Gen.
Control
Logic
K
C
C
DOFF
Read Data Reg.
36
CQ
CQ
R/W
VREF
18
18
Reg.
Reg.
Reg.
18
Control
Logic
LD
BWS0
18
Q[17:0]
BWS1
18
Logic Block Diagram (CY7C1394BV18)
36
D[35:0]
Write
Data Reg
Write
Data Reg
Address
Register
A
(17:0)
18
128K x 36 128K x 36
Memory
Array
Memory
Array
K
LD
R/W
CLK
Gen.
Control
Logic
K
C
C
DOFF
Read Data Reg.
72
CQ
CQ
R/W
VREF
36
36
Reg.
Reg.
Reg.
36
Control
Logic
LD
BWS[3:0]
36
Q[35:0]
36
Document Number: 38-05623 Rev. *C
Page 3 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Pin Configurations
165-ball FBGA (13 x 15 x 1.4 mm) Pinout
CY7C1392BV18 (2M x 8)
1
2
3
A
4
5
NWS1
NC/288M
A
6
K
7
NC/144M
NWS0
A
8
9
A
10
NC/36M
11
CQ
Q3
D3
NC
NC/72M
A
B
C
D
CQ
NC
NC
NC
NC
NC
NC
R/W
A
LD
A
NC
NC
D4
NC
NC
NC
K
NC
NC
NC
NC
NC
NC
VSS
VSS
A
VSS
VSS
VSS
VSS
VSS
NC
NC
D5
Q4
NC
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
NC
NC
D2
NC
Q2
E
F
VDD
VDD
VDD
VDD
VDD
VSS
NC
NC
ZQ
D1
NC
Q0
Q5
NC
NC
G
H
J
VREF
NC
NC
Q6
VDDQ
NC
VDDQ
NC
VREF
Q1
DOFF
NC
NC
NC
NC
NC
NC
K
L
D6
NC
NC
NC
NC
NC
NC
D7
NC
NC
NC
Q7
VSS
VSS
VSS
A
VSS
A
VSS
A
VSS
VSS
NC
NC
NC
NC
NC
NC
D0
NC
NC
M
N
P
A
C
A
A
A
A
A
A
A
TDO
TCK
A
A
TMS
TDI
R
C
CY7C1992BV18 (2M x 9)
1
2
3
A
4
5
NC
6
K
7
NC/144M
BWS0
A
8
9
A
10
NC/36M
11
CQ
Q3
D3
NC
NC/72M
A
CQ
NC
NC
NC
NC
NC
NC
R/W
A
LD
A
NC
NC
D4
NC
NC
NC
NC/288M
K
NC
NC
NC
NC
NC
NC
B
C
D
VSS
VSS
A
A
VSS
VSS
VSS
VSS
VSS
NC
NC
D5
Q4
NC
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
NC
NC
D2
NC
Q2
E
F
VDD
VDD
VDD
VDD
VDD
VSS
NC
NC
ZQ
D1
NC
Q0
Q5
NC
NC
G
H
J
VREF
NC
NC
Q6
VDDQ
NC
VDDQ
NC
VREF
Q1
DOFF
NC
NC
NC
NC
NC
NC
K
L
D6
NC
NC
NC
NC
NC
NC
D7
NC
NC
NC
Q7
VSS
VSS
VSS
A
VSS
A
VSS
A
VSS
VSS
NC
NC
NC
NC
NC
D8
D0
NC
Q8
M
N
P
A
C
A
A
A
A
A
A
A
TDO
TCK
A
A
TMS
TDI
R
C
Document Number: 38-05623 Rev. *C
Page 4 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Pin Configurations (continued)
165-ball FBGA (13 x 15 x 1.4 mm) Pinout
CY7C1393BV18 (1M x 18)
1
2
3
4
5
6
K
7
8
9
A
10
NC/72M
11
CQ
Q8
D8
D7
NC/144M NC/36M
NC/288M
A
B
C
D
CQ
NC
NC
NC
NC
NC
NC
R/W
A
BWS1
NC
LD
A
Q9
NC
D11
D9
K
NC
NC
NC
NC
Q7
NC
BWS0
A
D10
Q10
VSS
VSS
A
A
VSS
VSS
VSS
VSS
VSS
NC
Q12
D13
VREF
NC
Q11
D12
Q13
VDDQ
D14
Q14
D15
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
NC
NC
D6
NC
NC
VREF
Q4
Q6
E
F
VDD
VDD
VDD
VDD
VDD
VSS
Q5
D5
ZQ
D4
Q3
Q2
NC
G
H
J
VDDQ
NC
DOFF
NC
NC
NC
NC
NC
D3
K
L
Q15
NC
NC
NC
NC
NC
NC
D17
NC
D16
Q16
Q17
VSS
VSS
VSS
A
VSS
A
VSS
A
VSS
VSS
NC
NC
NC
Q1
NC
D0
D2
D1
Q0
M
N
P
A
C
A
A
A
A
A
A
A
TDO
TCK
A
A
TMS
TDI
R
C
CY7C1394BV18 (512K x 36)
1
2
3
4
5
6
K
7
8
9
10
11
CQ
Q8
D8
D7
NC/288M NC/72M
NC/36M NC/144M
A
B
C
D
CQ
BWS1
R/W
A
BWS2
BWS3
A
LD
A
Q27
D27
D28
Q29
Q30
D30
Q18
Q28
D20
D18
D19
Q19
K
D17
D16
Q16
Q17
Q7
BWS0
A
VSS
VSS
A
VSS
VSS
VSS
VSS
VSS
D15
D29
Q21
D22
VREF
Q31
D32
Q24
Q20
D21
Q22
VDDQ
D23
Q23
D24
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VSS
VDD
VDD
VDD
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
Q15
D14
Q13
VDDQ
D12
Q12
D11
D6
Q14
D13
VREF
Q4
Q6
E
F
VDD
VDD
VDD
VDD
VDD
VSS
Q5
D5
ZQ
D4
Q3
Q2
G
H
J
DOFF
D31
Q32
Q33
D33
D34
Q35
D3
K
L
Q11
Q34
D26
D35
D25
Q25
Q26
VSS
VSS
VSS
A
VSS
A
VSS
A
VSS
VSS
D10
Q10
Q9
Q1
D9
D0
D2
D1
Q0
M
N
P
A
C
A
A
A
A
A
A
A
TDO
TCK
A
A
TMS
TDI
R
C
Document Number: 38-05623 Rev. *C
Page 5 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Pin Definitions
Pin Name
I/O
Pin Description
D[x:0]
Input-
Synchronous
Data Input signals, sampled on the rising edge of K and K clocks during valid Write opera-
tions.
CY7C1392BV18 − D[7:0]
CY7C1992BV18 − D[8:0]
CY7C1393BV18 − D[17:0]
CY7C1394BV18 − D[35:0]
Input-
Synchronous Load: This input is brought LOW when a bus cycle sequence is to be defined. This
LD
Synchronous definition includes address and Read/Write direction. All transactions operate on a burst of 2 data
(one period of bus activity).
Input-
Nibble Write Select 0, 1 − active LOW (CY7C1392BV18 only). Sampled on the rising edge of
NWS[1:0]
Synchronous the K and K clocks during Write operations. Used to select which nibble is written into the device
during the current portion of the Write operations. Nibbles not written remain unaltered.
NWS0 controls D[3:0] and NWS1 controls D[7:4]
.
All the Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write
Select will cause the corresponding nibble of data to be ignored and not written into the device.
Input-
Synchronous
Byte Write Select 0, 1, 2, and 3 − active LOW. Sampled on the rising edge of the K and K clocks
during Write operations. Used to select which byte is written into the device during the current
portion of the Write operations. Bytes not written remain unaltered.
BWS[3:0]
CY7C1992BV18 − BWS0 controls D[8:0]
.
CY7C1393BV18 − BWS0 controls D[8:0] and BWS1 controls D[17:9].
CY7C1394BV18 − BWS0 controls D[8:0], BWS1 controls D[17:9], BWS2 controls D[26:18] and BWS3
controls D[35:27]
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write
Select will cause the corresponding byte of data to be ignored and not written into the device.
A
Input-
Address Inputs. Sampled on the rising edge of the K clock during active Read and Write opera-
Synchronous tions. These address inputs are multiplexed for both Read and Write operations. Internally, the
device is organized as 2M x 8 (2 arrays each of 1M x 8) for CY7C1392BV18, 2M x 9 (2 arrays
each of 1M x 9) for CY7C1992BV18, 1M x 18 (two arrays each of 512K x 18) for CY7C1393BV18
and 1M x 36 (2 arrays each of 128K x 36) for CY7C1394BV18. Therefore only 20 address inputs
are needed to access the entire memory array of CY7C1392BV18 and CY7C1992BV18, 19
address inputs for CY7C1393BV18, and 18 address inputs for CY7C1394BV18. These inputs are
ignored when the appropriate port is deselected.
Q[x:0]
Output-
Data Output signals. These pins drive out the requested data during a Read operation. Valid
Synchronous data is driven out on the rising edge of both the C and C clocks during Read operations or K and
K when in single clock mode. When Read access is deselected, Q[x:0] are automatically tri-stated.
CY7C1392BV18 − Q[7:0]
CY7C1393BV18 − Q[17:0]
CY7C1394BV18 − Q[35:0]
R/W
C
Input-
Synchronous Read/Write Input: When LD is LOW, this input designates the access type (Read
Synchronous when R/W is HIGH, Write when R/W is LOW) for loaded address. R/W must meet the set-up and
hold times around edge of K.
Input-
Clock
Positive Input Clock for Output Data. C is used in conjunction with C to clock out the Read data
from the device. C and C can be used together to deskew the flight times of various devices on
the board back to the controller. See application example for further details.
C
Input-
Clock
Negative Input Clock for Output Data. C is used in conjunction with C to clock out the Read
data from the device. C and C can be used together to deskew the flight times of various devices
on the board back to the controller. See application example for further details.
K
Input-
Clock
Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the
device and to drive out data through Q[x:0] when in single clock mode. All accesses are initiated
on the rising edge of K.
K
Input-
Clock
Negative Input Clock Input. K is used to capture synchronous inputs being presented to the
device and to drive out data through Q[x:0] when in single clock mode.
CQ
Echo Clock CQ is referenced with respect to C. This is a free-running clock and is synchronized to the input
clock for output data (C) of the DDR-II. In the single clock mode, CQ is generated with respect to
K. The timings for the echo clocks are shown in the AC Timing table.
Document Number: 38-05623 Rev. *C
Page 6 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Pin Definitions (continued)
Pin Name
CQ
I/O
Pin Description
Echo Clock
CQ is referenced with respect to C. This is a free-running clock and is synchronized to the input
clock for output data (C) of the DDR-II. In the single clock mode, CQ is generated with respect to
K. The timings for the echo clocks are shown in the AC Timing table.
ZQ
Input
Output Impedance Matching Input. This input is used to tune the device outputs to the system
data bus impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a
resistor connected between ZQ and ground. Alternately, this pin can be connected directly to
VDDQ, which enables the minimum impedance mode. This pin cannot be connected directly to
GND or left unconnected.
Input
DLL Turn Off, active LOW. Connecting this pin to ground will turn off the DLL inside the device. The
timings in the DLL turned off operation will be different from those listed in this data sheet.
DOFF
TDO
Output
Input
Input
Input
N/A
TDO for JTAG.
TCK
TCK pin for JTAG.
TDI
TDI pin for JTAG.
TMS
TMS pin for JTAG.
NC
Not connected to the die. Can be tied to any voltage level.
Not connected to the die. Can be tied to any voltage level.
Not connected to the die. Can be tied to any voltage level.
Not connected to the die. Can be tied to any voltage level.
Not connected to the die. Can be tied to any voltage level.
NC/36M
NC/72M
NC/144M
NC/288M
VREF
N/A
N/A
N/A
N/A
Input-
Reference Voltage Input. Static input used to set the reference level for HSTL inputs and Outputs
Reference
as well as AC measurement points.
VDD
VSS
Power Supply Power supply inputs to the core of the device.
Ground Ground for the device.
Power Supply Power supply inputs for the outputs of the device.
VDDQ
rise the corresponding lowest-order 18-bit word of data is
driven onto the Q[17:0] using C as the output timing reference.
On the subsequent rising edge of C the next 18-bit data word
is driven onto the Q[17:0]. The requested data will be valid
0.45 ns from the rising edge of the output clock (C or C, or K
or K when in single clock mode, for 250-MHz and 200-MHz
devices). Read accesses can be initiated on every K clock
rise. Doing so will pipeline the data flow such that data is trans-
ferred out of the device on every rising edge of the output
clocks, C/C (or K/K when in single clock mode).
Functional Overview
The CY7C1392BV18, CY7C1992BV18, CY7C1393BV18,
CY7C1394BV18 are synchronous pipelined Burst SRAMs
equipped with a DDR-II Separate I/O interface.
Accesses are initiated on the rising edge of the positive input
clock (K). All synchronous input timing is referenced from the
rising edge of the input clocks (K and K) and all output timing
is referenced to the rising edge of the output clocks, C/C (or
K/K when in single clock mode).
When Read access is deselected, the CY7C1393BV18 will
first complete the pending Read transactions. Synchronous
internal circuitry will automatically tri-state the outputs
following the next rising edge of the positive output clock (C).
All synchronous data inputs (D[x:0]) pass through input
registers controlled by the rising edge of input clocks (K and
K). All synchronous data outputs (Q[x:0]) pass through output
registers controlled by the rising edge of the output clocks, C/C
(or K/K when in single clock mode). All synchronous control
(R/W, LD, BWS[x:0]) inputs pass through input registers
controlled by the rising edge of the input clock (K).
Write Operations
Write operations are initiated by asserting R/W LOW and LD
LOW at the rising edge of the positive input clock (K). On the
following K clock rise the data presented to D[17:0] is latched
and stored into the lower 18-bit Write Data register provided
BWS[1:0] are both asserted active. On the subsequent rising
edge of the negative input clock (K), the information presented
to D[17:0] is also stored into the Write Data register provided
BWS[1:0] are both asserted active. Write accesses can be
initiated on every rising edge of input clock (K). Doing so
pipelines the data flow so that 18 bits of data are written into
the device on every rising edge of both input clocks (K and K).
CY7C1393BV18 is described in the following sections. The
same basic descriptions apply to CY7C1392BV18,
CY7C1992BV18, and CY7C1394BV18.
Read Operations
The CY7C1393BV18 is organized internally as two arrays of
1M x 18. Accesses are completed in a burst of two sequential
18-bit data words. Read operations are initiated by asserting
R/W HIGH and LD LOW at the rising edge of the positive input
clock (K). The address presented to the Address inputs is
stored in the Read address register. Following the next K clock
Document Number: 38-05623 Rev. *C
Page 7 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
When Write access is deselected, the device will ignore all
data inputs after the pending Write operations have been
completed.
Depth Expansion
Depth expansion requires replicating the LD control signal for
each bank. All other control signals can be common between
banks as appropriate.
Byte Write Operations
Byte Write operations are supported by the CY7C1393BV18.
A Write operation is initiated as described in the Write Opera-
tions section above. The bytes that are written are determined
by BWS0 and BWS1, which are sampled with each set of 18-bit
data words. Asserting the appropriate Byte Write Select input
during the data portion of a Write will allow the data being
presented to be latched and written into the device.
Deasserting the Byte Write Select input during the data portion
of a write will allow the data stored in the device for that byte
to remain unaltered. This feature can be used to simplify
Read/Modify/Write operations to a Byte Write operation.
Programmable Impedance
An external resistor, RQ, must be connected between the ZQ
pin on the SRAM and VSS to allow the SRAM to adjust its
output driver impedance. The value of RQ must be 5X the
value of the intended line impedance driven by the SRAM. The
allowable range of RQ to guarantee impedance matching with
a tolerance of ±15% is between 175Ω and 350Ω, with
V
DDQ = 1.5V. The output impedance is adjusted every 1024
cycles upon power-up to account for drifts in supply voltage
and temperature.
Echo Clocks
Single Clock Mode
Echo clocks are provided on the DDR-II to simplify data
capture on high-speed systems. Two echo clocks are
generated by the DDR-II. CQ is referenced with respect to C
and CQ is referenced with respect to C. These are
free-running clocks and are synchronized to the output clock
of the Separate I/O DDR. In the single clock mode, CQ is
generated with respect to K and CQ is generated with respect
to K. The timings for the echo clocks are shown in the AC
Timing table.
The CY7C1393BV18 can be used with a single clock that
controls both the input and output registers. In this mode the
device will recognize only a single pair of input clocks (K and
K) that control both the input and output registers. This
operation is identical to the operation if the device had zero
skew between the K/K and C/C clocks. All timing parameters
remain the same in this mode. To use this mode of operation,
the user must tie C and C HIGH at power-on. This function is
a strap option and not alterable during device operation. The
echo clocks are synchronized to input clocks K/K in this mode.
DLL
These chips utilize a Delay Lock Loop (DLL) that is designed
to function between 80 MHz and the specified maximum clock
frequency. During power-up, when the DOFF is tied HIGH, the
DLL gets locked after 1024 cycles of stable clock. The DLL can
also be reset by slowing or stopping the input clock K and K
for a minimum of 30 ns. However, it is not necessary for the
DLL to be specifically reset in order to lock the DLL to the
desired frequency. The DLL will automatically lock 1024 clock
cycles after a stable clock is presented.the DLL may be
disabled by applying ground to the DOFF pin. For information
refer to the application note “DLL Considerations in
QDRII/DDRII/QDRII+/DDRII+”.
DDR Operation
The CY7C1393BV18 enables high-performance operation
through high clock frequencies (achieved through pipelining)
and double DDR mode of operation. If a Read occurs after a
Write cycle, address and data for the Write are stored in
registers. The write information must be stored because the
SRAM can not perform the last word Write to the array without
conflicting with the Read. The data stays in this register until
the next Write cycle occurs. On the first Write cycle after the
Read(s), the stored data from the earlier Write will be written
into the SRAM array. This is called a Posted Write.
Application Example[1]
SRAM 1
ZQ
SRAM 4
ZQ
Q
Q
R = 250 Ohms
R = 250 Ohms
B
B
W
S
Vt
CQ
CQ#
K#
CQ
CQ#
K#
W
D
A
D
S
LD R/W
LD R/W
#
#
A
R
#
#
#
#
C
C#
K
C C# K
DATA IN
DATA OUT
Address
LD#
Vt
Vt
R
R/W#
BWS#
BUS
MASTER
(CPU
or
ASIC)
SRAM 1 Input CQ
SRAM 1 Input CQ#
SRAM 4 Input CQ
SRAM 4 Input CQ#
Source K
Source K#
Delayed K
Delayed K#
R
R = 50 Ohms
Vt = VREF
Note:
1. The above application shows four DDR-II SIO being used.
Document Number: 38-05623 Rev. *C
Page 8 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Truth Table[2, 3, 4, 5, 6, 7]
Operation
K
LD
R/W
DQ
DQ
Write Cycle:
L-H
L
L
D(A + 0) at K(t + 1) ↑ D(A + 1) at K(t + 1) ↑
Load address; wait one cycle; input write data on
consecutive K and K rising edges.
Read Cycle:
L-H
L
H
Q(A + 0) at C(t + 1) ↑ Q(A + 1) at C(t + 2) ↑
Load address; wait one and a half cycle; read data
on consecutive C and C rising edges.
NOP: No Operation
L-H
H
X
X
X
High-Z
High-Z
Standby: Clock Stopped
Stopped
Previous State
Previous State
Write Cycle Descriptions (CY7C1392BV18 and CY7C1393BV18) [2, 8]
BWS0/NWS0
BWS1/NWS1
K
K
Comments
L
L
L-H
-
During the Data portion of a Write sequence:
CY7C1392BV18 − both nibbles (D[7:0]) are written into the device,
CY7C1393BV18 − both bytes (D[17:0]) are written into the device.
L
L
L
-
L-H During the Data portion of a Write sequence:
CY7C1392BV18 − both nibbles (D[7:0]) are written into the device,
CY7C1393BV18 − both bytes (D[17:0]) are written into the device.
H
L-H
-
During the Data portion of a Write sequence:
CY7C1392BV18 − only the lower nibble (D[3:0]) is written into the device. D[7:4]
will remain unaltered,
CY7C1393BV18 − only the lower byte (D[8:0]) is written into the device. D[17:9]
will remain unaltered.
L
H
H
H
L
L
-
L-H
–
L-H During the Data portion of a Write sequence:
CY7C1392BV18 − only the lower nibble (D[3:0]) is written into the device. D[7:4]
will remain unaltered,
CY7C1393BV18 − only the lower byte (D[8:0]) is written into the device. D[17:9]
will remain unaltered.
–
During the Data portion of a Write sequence:
CY7C1392BV18 − only the upper nibble (D[7:4]) is written into the device. D[3:0]
will remain unaltered,
CY7C1393BV18 − only the upper byte (D[17:9]) is written into the device. D[8:0]
will remain unaltered.
L-H During the Data portion of a Write sequence:
CY7C1392BV18 − only the upper nibble (D[7:4]) is written into the device. D[3:0]
will remain unaltered,
CY7C1393BV18 − only the upper byte (D[17:9]) is written into the device. D[8:0]
will remain unaltered.
H
H
H
H
L-H
–
–
No data is written into the devices during this portion of a Write operation.
L-H No data is written into the devices during this portion of a Write operation.
Notes:
2. X = “Don't Care,” H = Logic HIGH, L = Logic LOW, ↑ represents rising edge.
3. Device will power-up deselected and the outputs in a tri-state condition.
4. “A” represents address location latched by the devices when transaction was initiated. A + 0, A + 1 represents the internal address sequence in the burst.
5. “t” represents the cycle at which a Read/Write operation is started. t+1, t + 2 and t +3 are the first, second and third clock cycles succeeding the “t” clock cycle.
6. Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
7. It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line
charging symmetrically.
8. Assumes a Write cycle was initiated per the Write Cycle Description Truth Table. BWS , BWS in the case of CY7C1392BV18 and CY7C1393BV18 and also
0
1
BWS , BWS in the case of CY7C1394BV18 can be altered on different portions of a write cycle, as long as the set-up and hold requirements are achieved.
2
3
Document Number: 38-05623 Rev. *C
Page 9 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Write Cycle Descriptions (CY7C1394BV18)[2, 8]
Comments
BWS0 BWS1 BWS2 BWS3
K
K
L
L
L
L
L-H
–
During the Data portion of a Write sequence, all four bytes (D[35:0]) are written into
the device.
L
L
L
L
–
L-H
–
L-H During the Data portion of a Write sequence, all four bytes (D[35:0]) are written into
the device.
L
H
H
L
H
H
H
H
L
H
H
H
H
H
H
L
-
During the Data portion of a Write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] will remain unaltered.
L
L-H During the Data portion of a Write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] will remain unaltered.
H
H
H
H
H
H
L-H
–
–
During the Data portion of a Write sequence, only the byte (D[17:9]) is written into
the device. D[8:0] and D[35:18] will remain unaltered.
L
L-H During the Data portion of a Write sequence, only the byte (D[17:9]) is written into
the device. D[8:0] and D[35:18] will remain unaltered.
H
H
H
H
L-H
–
–
During the Data portion of a Write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] will remain unaltered.
L
L-H During the Data portion of a Write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] will remain unaltered.
H
H
L-H
–
During the Data portion of a Write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] will remain unaltered.
L
L-H During the Data portion of a Write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] will remain unaltered.
H
H
H
H
H
H
H
H
L-H
–
–
No data is written into the device during this portion of a Write operation.
L-H No data is written into the device during this portion of a Write operation.
Write Cycle Descriptions (CY7C1992BV18)[2, 8]
Comments
BWS0
K
L-H
–
K
L
L
–
During the Data portion of a Write sequence, the single byte (D[8:0]) is written into the device.
L-H During the Data portion of a Write sequence, the single byte (D[8:0]) is written into the device.
No data is written into the device during this portion of a Write operation.
L-H No data is written into the device during this portion of a Write operation.
H
H
L-H
–
–
Document Number: 38-05623 Rev. *C
Page 10 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
TDI and TDO pins as shown in TAP Controller Block Diagram.
Upon power-up, the instruction register is loaded with the
IDCODE instruction. It is also loaded with the IDCODE
instruction if the controller is placed in a reset state as
described in the previous section.
IEEE 1149.1 Serial Boundary Scan (JTAG)
These SRAMs incorporate a serial boundary scan test access
port (TAP) in the FBGA package. This part is fully compliant
with IEEE Standard #1149.1-1900. The TAP operates using
JEDEC standard 1.8V I/O logic levels.
When the TAP controller is in the Capture IR state, the two
least significant bits are loaded with a binary “01” pattern to
allow for fault isolation of the board level serial test path.
Disabling the JTAG Feature
It is possible to operate the SRAM without using the JTAG
feature. To disable the TAP controller, TCK must be tied LOW
(VSS) to prevent clocking of the device. TDI and TMS are inter-
nally pulled up and may be unconnected. They may alternately
be connected to VDD through a pull-up resistor. TDO should
be left unconnected. Upon power-up, the device will come up
in a reset state which will not interfere with the operation of the
device.
Bypass Register
To save time when serially shifting data through registers, it is
sometimes advantageous to skip certain chips. The bypass
register is a single-bit register that can be placed between TDI
and TDO pins. This allows data to be shifted through the
SRAM with minimal delay. The bypass register is set LOW
(VSS) when the BYPASS instruction is executed.
Test Access Port—Test Clock
Boundary Scan Register
The test clock is used only with the TAP controller. All inputs
are captured on the rising edge of TCK. All outputs are driven
from the falling edge of TCK.
The boundary scan register is connected to all of the input and
output pins on the SRAM. Several no connect (NC) pins are
also included in the scan register to reserve pins for higher
density devices.
Test Mode Select
The boundary scan register is loaded with the contents of the
RAM Input and Output ring when the TAP controller is in the
Capture-DR state and is then placed between the TDI and
TDO pins when the controller is moved to the Shift-DR state.
The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instruc-
tions can be used to capture the contents of the Input and
Output ring.
The TMS input is used to give commands to the TAP controller
and is sampled on the rising edge of TCK. It is allowable to
leave this pin unconnected if the TAP is not used. The pin is
pulled up internally, resulting in a logic HIGH level.
Test Data-In (TDI)
The TDI pin is used to serially input information into the
registers and can be connected to the input of any of the
registers. The register between TDI and TDO is chosen by the
instruction that is loaded into the TAP instruction register. For
information on loading the instruction register, see the TAP
Controller State Diagram. TDI is internally pulled up and can
be unconnected if the TAP is unused in an application. TDI is
connected to the most significant bit (MSB) on any register.
The Boundary Scan Order tables show the order in which the
bits are connected. Each bit corresponds to one of the bumps
on the SRAM package. The MSB of the register is connected
to TDI, and the LSB is connected to TDO.
Identification (ID) Register
The ID register is loaded with a vendor-specific, 32-bit code
during the Capture-DR state when the IDCODE command is
loaded in the instruction register. The IDCODE is hardwired
into the SRAM and can be shifted out when the TAP controller
is in the Shift-DR state. The ID register has a vendor code and
other information described in the Identification Register
Definitions table.
Test Data-Out (TDO)
The TDO output pin is used to serially clock data-out from the
registers. The output is active depending upon the current
state of the TAP state machine (see Instruction codes). The
output changes on the falling edge of TCK. TDO is connected
to the least significant bit (LSB) of any register.
TAP Instruction Set
Performing a TAP Reset
Eight different instructions are possible with the three-bit
instruction register. All combinations are listed in the
Instruction Code table. Three of these instructions are listed
as RESERVED and should not be used. The other five instruc-
tions are described in detail below.
A Reset is performed by forcing TMS HIGH (VSS) for five rising
edges of TCK. This RESET does not affect the operation of
the SRAM and may be performed while the SRAM is
operating. At power-up, the TAP is reset internally to ensure
that TDO comes up in a high-Z state.
Instructions are loaded into the TAP controller during the
Shift-IR state when the instruction register is placed between
TDI and TDO. During this state, instructions are shifted
through the instruction register through the TDI and TDO pins.
To execute the instruction once it is shifted in, the TAP
controller needs to be moved into the Update-IR state.
TAP Registers
Registers are connected between the TDI and TDO pins and
allow data to be scanned into and out of the SRAM test
circuitry. Only one register can be selected at a time through
the instruction registers. Data is serially loaded into the TDI pin
on the rising edge of TCK. Data is output on the TDO pin on
the falling edge of TCK.
IDCODE
The IDCODE instruction causes a vendor-specific, 32-bit code
to be loaded into the instruction register. It also places the
instruction register between the TDI and TDO pins and allows
the IDCODE to be shifted out of the device when the TAP
controller enters the Shift-DR state. The IDCODE instruction
Instruction Register
Three-bit instructions can be serially loaded into the instruction
register. This register is loaded when it is placed between the
Document Number: 38-05623 Rev. *C
Page 11 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
is loaded into the instruction register upon power-up or
whenever the TAP controller is given a test logic reset state.
BYPASS
When the BYPASS instruction is loaded in the instruction
register and the TAP is placed in a Shift-DR state, the bypass
register is placed between the TDI and TDO pins. The
advantage of the BYPASS instruction is that it shortens the
boundary scan path when multiple devices are connected
together on a board.
SAMPLE Z
The SAMPLE Z instruction causes the boundary scan register
to be connected between the TDI and TDO pins when the TAP
controller is in a Shift-DR state. The SAMPLE Z command puts
the output bus into a High-Z state until the next command is
given during the “Update IR” state.
EXTEST
The EXTEST instruction enables the preloaded data to be
driven out through the system output pins. This instruction also
selects the boundary scan register to be connected for serial
access between the TDI and TDO in the shift-DR controller
state.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the in-
struction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the inputs and output pins is cap-
tured in the boundary scan register.
EXTEST Output Bus Tri-State
The user must be aware that the TAP controller clock can only
operate at a frequency up to 20 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because
there is a large difference in the clock frequencies, it is possi-
ble that during the Capture-DR state, an input or output will
undergo a transition. The TAP may then try to capture a signal
while in transition (metastable state). This will not harm the
device, but there is no guarantee as to the value that will be
captured. Repeatable results may not be possible.
IEEE Standard 1149.1 mandates that the TAP controller be
able to put the output bus into a tri-state mode.
The boundary scan register has a special bit located at bit #47.
When this scan cell, called the “extest output bus tri-state”, is
latched into the preload register during the “Update-DR” state
in the TAP controller, it will directly control the state of the
output (Q-bus) pins, when the EXTEST is entered as the
current instruction. When HIGH, it will enable the output
buffers to drive the output bus. When LOW, this bit will place
the output bus into a High-Z condition.
To guarantee that the boundary scan register will capture the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller's capture set-up plus
hold times (tCS and tCH). The SRAM clock input might not be
captured correctly if there is no way in a design to stop (or
slow) the clock during a SAMPLE/PRELOAD instruction. If this
is an issue, it is still possible to capture all other signals and
simply ignore the value of the CK and CK captured in the
boundary scan register.
This bit can be set by entering the SAMPLE/PRELOAD or
EXTEST command, and then shifting the desired bit into that
cell, during the “Shift-DR” state. During “Update-DR”, the value
loaded into that shift-register cell will latch into the preload
register. When the EXTEST instruction is entered, this bit will
directly control the output Q-bus pins. Note that this bit is
pre-set HIGH to enable the output when the device is
powered-up, and also when the TAP controller is in the
“Test-Logic-Reset” state.
Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the bound-
ary scan register between the TDI and TDO pins.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
PRELOAD allows an initial data pattern to be placed at the
latched parallel outputs of the boundary scan register cells pri-
or to the selection of another boundary scan test operation.
The shifting of data for the SAMPLE and PRELOAD phases
can occur concurrently when required—that is, while data
captured is shifted out, the preloaded data can be shifted in.
Document Number: 38-05623 Rev. *C
Page 12 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
TAP Controller State Diagram[9]
TEST-LOGIC
1
RESET
0
1
1
1
TEST-LOGIC/
IDLE
SELECT
DR-SCAN
SELECT
IR-SCAN
0
0
0
1
1
CAPTURE-DR
CAPTURE-IR
0
0
SHIFT-DR
0
SHIFT-IR
0
1
1
EXIT1-DR
0
1
EXIT1-IR
0
1
0
0
PAUSE-DR
1
PAUSE-IR
1
0
0
EXIT2-DR
1
EXIT2-IR
1
UPDATE-DR
UPDATE-IR
1
1
0
0
Note:
9. The 0/1 next to each state represents the value at TMS at the rising edge of TCK.
Document Number: 38-05623 Rev. *C
Page 13 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
TAP Controller Block Diagram
0
Bypass Register
Selection
Circuitry
Selection
Circuitry
TDO
2
1
1
0
TDI
Instruction Register
29
31 30
.
.
2
0
0
Identification Register
.
106 .
.
.
2
1
Boundary Scan Register
TCK
TMS
TAP Controller
TAP Electrical Characteristics Over the Operating Range[10, 13, 14]
Parameter
VOH1
Description
Output HIGH Voltage
Test Conditions
IOH = −2.0 mA
Min.
1.4
Max.
Unit
V
VOH2
VOL1
VOL2
VIH
Output HIGH Voltage
Output LOW Voltage
Output LOW Voltage
Input HIGH Voltage
IOH = −100 µA
IOL = 2.0 mA
IOL = 100 µA
1.6
V
0.4
0.2
V
V
0.65VDD
–0.3
VDD + 0.3
0.35VDD
5
V
VIL
Input LOW Voltage
V
IX
Input and OutputLoad Current
GND ≤ VI ≤ VDD
–5
µA
TAP AC Switching Characteristics Over the Operating Range [11, 12]
Parameter
tTCYC
Description
Min.
Max.
Unit
TCK Clock Cycle Time
TCK Clock Frequency
TCK Clock HIGH
50
ns
MHz
ns
tTF
20
tTH
20
20
tTL
TCK Clock LOW
ns
Set-up Times
tTMSS
TMS Set-up to TCK Clock Rise
TDI Set-up to TCK Clock Rise
5
5
ns
ns
tTDIS
Notes:
10. These characteristics pertain to the TAP inputs (TMS, TCK, TDI and TDO). Parallel load levels are specified in the Electrical Characteristics table.
11. t and t refer to the set-up and hold time requirements of latching data from the boundary scan register.
CS
CH
12. Test conditions are specified using the load in TAP AC test conditions. t /t = 1 ns.
R
F
13. Overshoot: V (AC) < V +0.85V (Pulse width less than t
/2); Undershoot V (AC) > –1.5V (Pulse width less than t
/2).
IH
DD
TCYC
IL
TCYC
14. All voltage referenced to ground.
Document Number: 38-05623 Rev. *C
Page 14 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
TAP AC Switching Characteristics Over the Operating Range (continued)[11, 12]
Parameter
tCS
Description
Min.
Max.
Unit
Capture Set-up to TCK Rise
5
ns
Hold Times
tTMSH
TMS Hold after TCK Clock Rise
TDI Hold after Clock Rise
5
5
5
ns
ns
ns
tTDIH
tCH
Capture Hold after Clock Rise
Output Times
tTDOV
TCK Clock LOW to TDO Valid
TCK Clock LOW to TDO Invalid
10
ns
ns
tTDOX
0
TAP Timing and Test Conditions[12]
0.9V
50Ω
ALL INPUT PULSES
0.9V
TDO
1.8V
Z = 50Ω
0
C = 20 pF
L
0V
(a)
GND
tTL
tTH
Test Clock
TCK
tTCYC
tTMSS
tTMSH
Test Mode Select
TMS
tTDIS
tTDIH
Test Data-In
TDI
Test Data-Out
TDO
tTDOV
tTDOX
Document Number: 38-05623 Rev. *C
Page 15 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Identification Register Definitions
Value
CY7C1992BV18
000
Instruction Field
CY7C1392BV18
CY7C1393BV18
CY7C1394BV18
000
Description
Revision Number
(31:29)
000
000
Version number.
Cypress Device
ID (28:12)
11010100010000101 11010100010001101 11010100010010101 11010100010100101 Defines the type
of SRAM.
Cypress JEDEC
ID (11:1)
00000110100
00000110100
00000110100
00000110100
Allows unique
identification of
SRAM vendor.
ID Register
Presence (0)
1
1
1
1
Indicate the
presence of an
ID register.
Scan Register Sizes
Register Name
Instruction
Bit Size
3
1
Bypass
ID
32
107
Boundary Scan
Instruction Codes
Instruction
EXTEST
Code
Description
000
001
Captures the Input/Output ring contents.
IDCODE
Loads the ID register with the vendor ID code and places the register between TDI and TDO.
This operation does not affect SRAM operation.
SAMPLE Z
010
Captures the Input/Output contents. Places the boundary scan register between TDI and TDO.
Forces all SRAM output drivers to a High-Z state.
RESERVED
011
100
Do Not Use: This instruction is reserved for future use.
SAMPLE/PRELOAD
Captures the Input/Output ring contents. Places the boundary scan register between TDI and
TDO. Does not affect the SRAM operation.
RESERVED
RESERVED
BYPASS
101
110
111
Do Not Use: This instruction is reserved for future use.
Do Not Use: This instruction is reserved for future use.
Places the bypass register between TDI and TDO. This operation does not affect SRAM operation.
Document Number: 38-05623 Rev. *C
Page 16 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Boundary Scan Order
Bit #
0
Bump ID
6R
Bit #
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
Bump ID
11H
10G
9G
Bit #
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
Bump ID
7B
6B
6A
5B
5A
4A
5C
4B
3A
1H
1A
2B
3B
1C
1B
3D
3C
1D
2C
3E
2D
2E
1E
2F
Bit #
81
Bump ID
3G
2G
1J
1
6P
82
2
6N
83
3
7P
11F
11G
9F
84
2J
4
7N
85
3K
3J
5
7R
86
6
8R
10F
11E
10E
10D
9E
87
2K
1K
2L
7
8P
88
8
9R
89
9
11P
10P
10N
9P
90
3L
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
91
1M
1L
10C
11D
9C
92
93
3N
3M
1N
2M
3P
2N
2P
1P
3R
4R
4P
5P
5N
5R
10M
11N
9M
94
9D
95
11B
11C
9B
96
9N
97
11L
11M
9L
98
10B
11A
Internal
9A
99
100
101
102
103
104
105
106
10L
11K
10K
9J
8B
7C
9K
6C
3F
10J
11J
8A
1G
1F
7A
Document Number: 38-05623 Rev. *C
Page 17 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Power-Up Sequence in DDR-II SRAM[15, 16]
DLL Constraints
DDR-II SRAMs must be powered up and initialized in a
predefined manner to prevent undefined operations.
• DLL uses either K or C clock as its synchronizing input.The
input should have low phase jitter, which is specified as
tKC Var
Power-Up Sequence
• The DLL will function at frequencies down to 80 MHz
• Apply power and drive DOFF LOW (All other inputs can be
HIGH or LOW)
• If the input clock is unstable and the DLL is enabled, then
the DLL may lock to an incorrect frequency, causing
unstable SRAM behavior
— Apply VDD before VDDQ
— Apply VDDQ before VREF or at the same time as VREF
• After the power and clock (K, K, C, C) are stable take DOFF
HIGH
• The additional 1024 cycles of clocks are required for the
DLL to lock
Power-up Waveforms
K
K
Unstable Clock
> 1024 Stable clock
Start Normal
Operation
/
V
Clock Start (Clock Starts after V
Stable)
DDQ
DD
Stable (< +/- 0.1V DC per 50ns )
/
/
V
DDQ
VDDQ
V
DD
VDD
Fix High (or tied to V
)
DDQ
DOFF
Notes:
15. It is recommended that the DOFF pin be pulled HIGH via a pull up resistor of 1Kohm.
16. During Power-Up, when the DOFF is tied HIGH, the DLL gets locked after 1024 cycles of stable clock.
Document Number: 38-05623 Rev. *C
Page 18 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Current into Outputs (LOW)......................................... 20 mA
Static Discharge Voltage (MIL-STD-883, M 3015)... > 2001V
Latch-up Current.................................................... > 200 mA
Maximum Ratings
(Above which the useful life may be impaired.)
Storage Temperature .................................–65°C to +150°C
Ambient Temperature with Power Applied..–55°C to +125°C
Supply Voltage on VDD Relative to GND........ –0.5V to +2.9V
Supply Voltage on VDDQ Relative to GND ......–0.5V to +VDD
Operating Range
Ambient
[17]
[17]
Range
Com’l
Ind’l
Temperature
0°C to +70°C
–40°C to +85°C
VDD
1.8 ± 0.1V
VDDQ
1.4V to VDD
DC Voltage Applied to Outputs
in High-Z State .................................... –0.5V to VDDQ + 0.3V
DC Input Voltage[13] ............................ –0.5V to VDDQ + 0.3V
Electrical Characteristics Over the Operating Range[14]
DC Electrical Characteristics Over the Operating Range
Parameter
VDD
Description
Power Supply Voltage
I/O Supply Voltage
Test Conditions
Min.
1.7
Typ.
Max.
Unit
V
1.8
1.5
1.9
VDDQ
VOH
1.4
VDD
V
Output HIGH Voltage
Output LOW Voltage
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage[13]
Input LOW Voltage[13]
Input Leakage Current
Output Leakage Current
Note 18
Note 19
VDDQ/2 – 0.12
VDDQ/2 – 0.12
VDDQ/2 + 0.12
V
VOL
VDDQ/2 + 0.12
V
VOH(LOW)
VOL(LOW)
VIH
IOH = −0.1 mA, Nominal Impedance VDDQ – 0.2
VDDQ
0.2
V
IOL = 0.1 mA, Nominal Impedance
VSS
VREF + 0.1
–0.3
V
VDDQ + 0.3
VREF – 0.1
5
V
VIL
V
IX
GND ≤ VI ≤ VDDQ
–5
µA
µA
V
IOZ
GND ≤ VI ≤ VDDQ, Output Disabled
–5
5
VREF
IDD
Input Reference Voltage[20] Typical Value = 0.75V
0.68
0.75
0.95
450
VDD Operating Supply
VDD = Max.,IOUT = 0
mA, f = fMAX = 1/tCYC
167 MHz
200 MHz
250 MHz
278 MHz
300 MHz
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
500
550
580
600
ISB1
Automatic Power-down
Current
Max. VDD, Both Ports 167 MHz
200
Deselected, VIN ≥ VIH
200 MHz
220
or VIN ≤ VIL,f = fMAX
=
250 MHz
278 MHz
300 MHz
240
1/tCYC, Inputs Static
250
260
AC Input Requirements Over the Operating Range
Parameter
Description
Input HIGH Voltage
Input LOW Voltage
Test Conditions
Min.
VREF + 0.2
–
Typ.
Max.
–
Unit
V
VIH
VIL
–
–
VREF – 0.2
V
Notes:
17. Power-up: Assumes a linear ramp from 0V to V (Min.) within 200 ms. During this time V < V and V
< V
.
DD
DD
IH
DD
DDQ
18. Outputs are impedance controlled. I = –(V
/2)/(RQ/5) for values of 175Ω < RQ < 350Ω.
OH
DDQ
19. Outputs are impedance controlled. I =(V
/2)/(RQ/5) for values of 175Ω < RQ < 350Ω.
OL
DDQ
20. V
(Min.) = 0.68V or 0.46V
, whichever is larger, V
(Max.) = 0.95V or 0.54V
, whichever is smaller.
REF
DDQ
REF
DDQ
Document Number: 38-05623 Rev. *C
Page 19 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Capacitance[21]
Parameter
Description
Test Conditions
TA = 25°C, f = 1 MHz,
DD = 1.8V
VDDQ = 1.5V
165 FBGA Package Unit
CIN
Input Capacitance
5
6
7
pF
pF
pF
V
CCLK
CO
Clock Input Capacitance
Output Capacitance
Thermal Resistance[21]
Parameter
Description
Test Conditions
Max.
Unit
ΘJA
Thermal Resistance
(Junction to Ambient)
Test conditions follow standard test methods and
procedures for measuring thermal impedance, per
EIA/JESD51.
28.51
°C/W
ΘJC
Thermal Resistance
(Junction to Case)
5.91
°C/W
AC Test Loads and Waveforms
V
REF = 0.75V
0.75V
VREF
VREF
0.75V
R = 50Ω
OUTPUT
[22]
ALL INPUT PULSES
Z = 50Ω
0
OUTPUT
1.25V
Device
R = 50Ω
L
0.75V
Under
Device
Under
0.25V
Test
5 pF
VREF = 0.75V
Slew Rate = 2 V/ns
ZQ
Test
ZQ
RQ =
RQ =
250Ω
250Ω
(a)
(b)
Notes:
21. Tested initially and after any design or process change that may affect these parameters.
22. Unless otherwise noted, test conditions assume signal transition time of 2V/ns, timing reference levels of 0.75V, V
= 0.75V, RQ = 250Ω, V
= 1.5V, input
REF
DDQ
pulse levels of 0.25V to 1.25V, and output loading of the specified I /I and load capacitance shown in (a) of AC Test Loads.
OL OH
Document Number: 38-05623 Rev. *C
Page 20 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Switching Characteristics Over the Operating Range[22,23]
300 MHz
278 MHz
250 MHz
200 MHz
167 MHz
Cypress Consortium
Parameter Parameter
Description
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Unit
tPOWER
VDD(Typical) to the first
Access[24]
1
1
1
1
1
ms
ns
ns
ns
ns
tCYC
tKH
tKHKH
tKHKL
tKLKH
tKHKH
3.30 5.25 3.4 5.25 4.0 6.3 5.0 7.9
6.0
2.4
2.4
2.7
8.4
–
K Clock and C Clock Cycle
Time
1.32
1.32
1.49
–
–
–
1.4
1.4
1.6
–
–
–
1.6
1.6
1.8
–
–
–
2.0
2.0
2.2
–
–
–
Input Clock (K/K and C/C)
HIGH
tKL
–
Input Clock (K/K and C/C)
LOW
tKHKH
–
K Clock Rise to K Clock
Rise and C to C Rise
(rising edge to rising edge)
tKHCH
tKHCH
0.0 1.45 0.0 1.55 0.0 1.8 0.0 2.2
0.0
2.7
ns
K/K Clock Rise to C/C
Clock Rise (rising edge to
rising edge)
Set-up Times
tSA
tAVKH
tIVKH
tIVKH
Address Set-up to K Clock 0.4
Rise
–
–
–
0.4
0.4
0.3
–
–
–
0.5
0.5
–
–
–
0.6
0.6
0.4
–
–
–
0.7
0.7
0.5
–
–
–
ns
ns
ns
tSC
0.4
Control Set-up to K Clock
Rise (LD, R/W)
tSCDDR
Double Data Rate Control 0.3
Set-up to Clock (K, K) Rise
(BWS0, BWS1, BWS2,
BWS3)
0.35
[25]
tSD
tDVKH
D[X:0] Set-up to Clock
(K/K) Rise
0.3
–
0.3
–
0.35
–
0.4
–
0.5
–
ns
Hold Times
tHA
tKHAX
tKHIX
tKHIX
AddressHoldafterKClock 0.4
Rise
–
–
–
0.4
0.4
0.3
–
–
–
0.5
0.5
–
–
–
0.6
0.6
0.4
–
–
–
0.7
0.7
0.5
–
–
–
ns
ns
ns
tHC
Control Hold after K Clock 0.4
Rise (LD, R/W)
tHCDDR
Double Data Rate Control 0.3
Hold after Clock (K, K)
Rise (BWS0, BWS1,
0.35
BWS2, BWS3)
tHD
tKHDX
D[X:0] Hold after Clock
(K/K) Rise
0.3
–
0.3
–
0.35
–
0.4
–
0.5
–
ns
Output Times
tCO
tCHQV
–
–0.45
–
0.45
–
–
–0.45
–
0.45
–
–
–0.45
–
0.45
–
–
–0.45
–
0.45
–
–
–0.50
–
0.50
–
ns
ns
ns
C/C Clock Rise (or K/K in
single clock mode) to Data
Valid
tDOH
tCHQX
Data Output Hold after
Output C/C Clock Rise
(Active to Active)
tCCQO
tCHCQV
0.45
0.45
0.45
0.45
0.50
C/C Clock Rise to Echo
Clock Valid
Notes:
23. All devices can operate at clock frequencies as low as 119 MHz. When a part with a maximum frequency above 133 MHz is operating at a lower clock frequency,
it requires the input timings of the frequency range in which it is being operated and will output data with the output timings of that frequency range.
24. This part has a voltage regulator internally; t
can be initiated.
is the time that the power needs to be supplied above V minimum initially before a Read or Write operation
DD
POWER
25. For D2 data signal on CY7C1992BV18 device, t is 0.5 ns for 200 MHz, 250 MHz, 278 MHz and 300 MHz frequencies.
SD
Document Number: 38-05623 Rev. *C
Page 21 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Switching Characteristics Over the Operating Range[22,23] (continued)
300 MHz
278 MHz
250 MHz
200 MHz
167 MHz
Cypress Consortium
Parameter Parameter
Description
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Unit
tCQOH
tCQD
tCQDOH
tCHZ
tCHCQX
tCQHQV
tCQHQX
tCHQZ
–0.45
–
–
0.27
–
–0.45
–
–
0.27
–
–0.45
–
–
0.30
–
–0.45
–
–
0.35
–
–0.50
–
–
0.40
–
ns
ns
ns
ns
ns
Echo Clock Hold after C/C
Clock Rise
Echo Clock High to Data
Change
Echo Clock High to Data –0.27
Change
–0.27
–
–0.30
–
–0.35
–
–0.40
–
–
0.45
–
0.45
–
0.45
–
0.45
–
0.50
–
Clock (C/C) Rise to High-Z
(Active to High-Z)[26, 27]
tCLZ
tCHQX1
Clock (C/C) Rise to
Low-Z[26, 27]
–0.45
–0.45
–0.45
–0.45
–0.50
DLL Timing
tKC Var
tKC Var
Clock Phase Jitter
–
0.20
–
–
0.20
–
–
0.20
–
–
0.20
–
–
0.20
–
ns
Cycles
ns
tKC lock
tKC lock
tKC Reset
DLL Lock Time (K, C)
K Static to DLL Reset
1024
30
1024
30
1024
30
1024
30
1024
30
tKC Reset
Notes:
26. t
, t
, are specified with a load capacitance of 5 pF as in (b) of AC Test Loads. Transition is measured ± 100 mV from steady-state voltage.
CHZ CLZ
27. At any given voltage and temperature t
is less than t
and t
less than t
.
CO
CHZ
CLZ
CHZ
Document Number: 38-05623 Rev. *C
Page 22 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Switching Waveforms[28, 29, 30]
NOP
1
READ
(burst of 2)
2
WRITE
READ
READ
(burst of 2)
3
WRITE
(burst of 2)
4
NOP
(burst of 2) (burst of 2)
5
6
7
8
K
t
t
t
t
KH
KL
CYC
KHKH
K
LD
t
t
SC
HC
R/W
A
A0
A1
A2
A3
A4
t
t
HD
HD
t
t
SA
HA
t
t
SD
SD
D
Q
D20
D21
D30
D31
Q00
Q10
Q11
Q01
Q40
Q41
t
CQD
t
t
CLZ
t
DOH
KHCH
t
KHCH
t
CHZ
t
t
CQDOH
CO
C
t
t
t
KHKH
t
KH
CYC
KL
C#
t
CCQO
t
CQOH
CQ
t
CCQO
t
CQOH
CQ#
DON’T CARE
UNDEFINED
Notes:
28. Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, i.e., A0 + 1.
29. Output are disabled (High-Z) one clock cycle after a NOP.
30. In this example, if address A2 = A1,then data Q20 = D10 and Q21 = D11. Write data is forwarded immediately as read results. This note applies to the whole diagram
Document Number: 38-05623 Rev. *C
Page 23 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Ordering Information
Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
Package
Diagram
Operating
Range
Ordering Code
Package Type
167 CY7C1392BV18-167BZC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Commercial
CY7C1992BV18-167BZC
CY7C1393BV18-167BZC
CY7C1394BV18-167BZC
CY7C1392BV18-167BZXC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-167BZXC
CY7C1393BV18-167BZXC
CY7C1394BV18-167BZXC
CY7C1392BV18-167BZI
CY7C1992BV18-167BZI
CY7C1393BV18-167BZI
CY7C1394BV18-167BZI
51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Industrial
CY7C1392BV18-167BZXI 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-167BZXI
CY7C1393BV18-167BZXI
CY7C1394BV18-167BZXI
200 CY7C1392BV18-200BZC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Commercial
CY7C1992BV18-200BZC
CY7C1393BV18-200BZC
CY7C1394BV18-200BZC
CY7C1392BV18-200BZXC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-200BZXC
CY7C1393BV18-200BZXC
CY7C1394BV18-200BZXC
CY7C1392BV18-200BZI
CY7C1992BV18-200BZI
CY7C1393BV18-200BZI
CY7C1394BV18-200BZI
51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Industrial
CY7C1392BV18-200BZXI 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-200BZXI
CY7C1393BV18-200BZXI
CY7C1394BV18-200BZXI
250 CY7C1392BV18-250BZC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Commercial
CY7C1992BV18-250BZC
CY7C1393BV18-250BZC
CY7C1394BV18-250BZC
CY7C1392BV18-250BZXC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-250BZXC
CY7C1393BV18-250BZXC
CY7C1394BV18-250BZXC
Document Number: 38-05623 Rev. *C
Page 24 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Ordering Information (continued)
Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or
visit www.cypress.com for actual products offered.
Speed
(MHz)
Package
Diagram
Operating
Range
Ordering Code
Package Type
250 CY7C1392BV18-250BZI
CY7C1992BV18-250BZI
CY7C1393BV18-250BZI
CY7C1394BV18-250BZI
51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Industrial
Commercial
Industrial
CY7C1392BV18-250BZXI 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-250BZXI
CY7C1393BV18-250BZXI
CY7C1394BV18-250BZXI
278 CY7C1392BV18-278BZC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
CY7C1992BV18-278BZC
CY7C1393BV18-278BZC
CY7C1394BV18-278BZC
CY7C1392BV18-278BZXC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-278BZXC
CY7C1393BV18-278BZXC
CY7C1394BV18-278BZXC
CY7C1392BV18-278BZI
CY7C1992BV18-278BZI
CY7C1393BV18-278BZI
CY7C1394BV18-278BZI
51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
CY7C1392BV18-278BZXI 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-278BZXI
CY7C1393BV18-278BZXI
CY7C1394BV18-278BZXI
300 CY7C1392BV18-300BZC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Commercial
CY7C1992BV18-300BZC
CY7C1393BV18-300BZC
CY7C1394BV18-300BZC
CY7C1392BV18-300BZXC 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-300BZXC
CY7C1393BV18-300BZXC
CY7C1394BV18-300BZXC
CY7C1392BV18-300BZI
CY7C1992BV18-300BZI
CY7C1393BV18-300BZI
CY7C1394BV18-300BZI
51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm)
Industrial
CY7C1392BV18-300BZXI 51-85180 165-ball Fine Pitch Ball Grid Array (13 x 15 x 1.4 mm) Lead-Free
CY7C1992BV18-300BZXI
CY7C1393BV18-300BZXI
CY7C1394BV18-300BZXI
Document Number: 38-05623 Rev. *C
Page 25 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Package Diagram
165-ball FBGA (13 x 15 x 1.4 mm) (51-85180)
BOTTOM VIEW
PIN 1 CORNER
TOP VIEW
Ø0.05 M C
Ø0.25 M C A B
PIN 1 CORNER
-0.06
Ø0.50
(165X)
+0.14
1
2
3
4
5
6
7
8
9
10
11
11 10
9
8
7
6
5
4
3
2
1
A
A
B
B
C
D
C
D
E
E
F
F
G
G
H
J
H
J
K
K
L
L
M
M
N
P
R
N
P
R
A
A
1.00
5.00
10.00
13.00 0.10
B
B
13.00 0.10
0.15(4X)
NOTES :
SOLDER PAD TYPE : NON-SOLDER MASK DEFINED (NSMD)
PACKAGE WEIGHT : 0.475g
JEDECREFERENCE: MO-216 / DESIGN 4.6C
PACKAGE CODE : BB0AC
SEATING PLANE
C
51-85180-*A
QDR™ SRAMs and Quad Data Rate™ SRAMs comprise a new family of products developed by Cypress, Hitachi, IDT, Micron,
NEC and Samsung technology. All product and company names mentioned in this document are the trademarks of their respective
holders.
Document Number: 38-05623 Rev. *C
Page 26 of 27
[+] Feedback
CY7C1392BV18
CY7C1992BV18
CY7C1393BV18
CY7C1394BV18
Document History Page
Document Title: CY7C1392BV18/CY7C1992BV18/CY7C1393BV18/CY7C1394BV18 18-Mbit DDR-II SIO SRAM 2-Word
Burst Architecture
Document Number: 38-05623
Orig. of
REV.
**
ECN No. Issue Date Change
Description of Change
252474
325581
See ECN
See ECN
SYT
SYT
New data sheet
*A
Removed CY7C1992BV18 from the title
Included 300-MHz Speed Bin
Added Industrial Temperature Grade
Replaced TBDs for IDD and ISB1 specs
Replaced the TBDs on the Thermal Characteristics Table to ΘJA = 28.51°C/W
and ΘJC = 5.91°C/W
Replaced TBDs in the Capacitance Table for the 165 FBGA Package
Changed the package diagram from BB165E (15 x 17 x 1.4 mm) to BB165D
(13 x 15 x 1.4 mm)
Added Lead-Free Product Information
Updated the Ordering Information by Shading and Unshading MPNs as per
availability
*B
413997
See ECN
NXR
Converted from Preliminary to Final
Added CY7C1992BV18 part number to the title
Added 278-MHz speed Bin
Changed address of Cypress Semiconductor Corporation on Page# 1 from
“3901 North First Street” to “198 Champion Court”
Changed C/C Pin Description in the features section and Pin Description
Added power-up sequence details and waveforms
Added foot notes #15, 16, 17 on page# 18
Replaced Three-state with Tri-state
Changed the description of IX from Input Load Current to Input Leakage
Current on page# 19
Modified the IDD and ISB values
Modified test condition in Footnote #18 on page# 19 from VDDQ < VDD to
VDDQ < VDD
Replaced Package Name column with Package Diagram in the Ordering
Information table
Updated the Ordering Information
*C
472384
See ECN
NXR
Modified the ZQ Definition from Alternately, this pin can be connected directly
to VDD to Alternately, this pin can be connected directly to VDDQ
Included Maximum Ratings for Supply Voltage on VDDQ Relative to GND
Changed the Maximum Ratings for DC Input Voltage from VDDQ to VDD
Changed tTH and tTL from 40 ns to 20 ns, changed tTMSS, tTDIS, tCS, tTMSH
,
t
TDIH, tCH from 10 ns to 5 ns and changed tTDOV from 20 ns to 10 ns in TAP AC
Switching Characteristics table
Modified Power-Up waveform
Changed the Maximum rating of Ambient Temperature with Power Applied
from –10°C to +85°C to –55°C to +125°C
Added additional notes in the AC parameter section
Modified AC Switching Waveform
Corrected the typo In the AC Switching Characteristics Table
Updated the Ordering Information Table
Document Number: 38-05623 Rev. *C
Page 27 of 27
[+] Feedback
相关型号:
©2020 ICPDF网 联系我们和版权申明