CS5341-CZZ [CIRRUS]
105 dB, 192 kHz, MULTI-BIT AUDIO A/D CONVERTER; 105分贝, 192千赫,多比特音频A / D转换器型号: | CS5341-CZZ |
厂家: | CIRRUS LOGIC |
描述: | 105 dB, 192 kHz, MULTI-BIT AUDIO A/D CONVERTER |
文件: | 总24页 (文件大小:439K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CS5341
105 dB, 192 kHz, Multi-Bit Audio A/D Converter
Features
General Description
The CS5341 is a complete analog-to-digital converter for
digital audio systems. It performs sampling, analog-to-
digital conversion, and anti-alias filtering, generating
24-bit values for both left and right inputs in serial form at
sample rates up to 200 kHz per channel.
Advanced Multi-bit Delta-Sigma Architecture
24-bit Conversion
Supports all audio sample rates including
192 kHz.
105 dB Dynamic Range at 5 V
-98 dB THD+N
High-pass Filter to Remove DC Offsets
Analog/digital Core Supplies from 3.3 V to
5 V
Supports logic levels between 1.8 V and 5 V.
Low-latency Digital Filter
Auto-mode Selection
The CS5341 uses a 5th-order, multi-bit Delta-Sigma
modulator followed by digital filtering and decimation,
which removes the need for an external anti-alias filter.
The CS5341 is ideal for audio systems requiring wide dy-
namic range, negligible distortion and low noise, such as
set-top boxes, DVD-karaoke players, DVD recorders,
A/V receivers, and automotive applications.
ORDERING INFORMATION
CS5341-CZZ, Lead Free -10° to 70° C 16-pin TSSOP
CS5341-DZZ, Lead Free -40° to 85° C 16-pin TSSOP
CDB5341
Evaluation Board
VL
1.8V - 5.0V
SCLK
VQ
LRCK SDOUT MCLK
REFGND
RST
M0
Serial Output Interface
FILT+
AINL
Voltage Reference
+
M1
High
Pass
Filter
Digital
Decimation
Filter
LP Filter
Q
Q
-
S/H
DAC
High
Pass
Filter
Digital
Decimation
Filter
+
AINR
LP Filter
-
S/H
DAC
VA
3.3V - 5.0V
GND
VD
3.3V - 5.0V
This document contains information for a new product.
Cirrus Logic reserves the right to modify this product without notice.
Preliminary Product Information
Copyright Cirrus Logic, Inc. 2004
(All Rights Reserved)
Aug ‘04
www.cirrus.com
DS564PP2
1
CS5341
TABLE OF CONTENTS
1 CHARACTERISTICS AND SPECIFICATIONS ......................................................................... 4
SPECIFIED OPERATING CONDITIONS ................................................................................. 4
ABSOLUTE MAXIMUM RATINGS ........................................................................................... 4
ANALOG CHARACTERISTIC-S (CS5341-CZ/CZZ) ................................................................ 5
ANALOG CHARACTERISTICS (CS5341-DZZ) ....................................................................... 7
DIGITAL FILTER CHARACTERISTICS (CS5341-CZ/CZZ/DZZ) ............................................. 9
DC ELECTRICAL CHARACTERISTICS................................................................................. 12
DIGITAL CHARACTERISTICS............................................................................................... 12
THERMAL CHARACTERISTICS............................................................................................ 12
SWITCHING CHARACTERISTICS - SERIAL AUDIO PORT................................................. 13
2 PIN DESCRIPTION ................................................................................................................. 15
3 TYPICAL CONNECTION DIAGRAM ....................................................................................... 16
4 APPLICATIONS ....................................................................................................................... 17
4.1 Single, Double, and Quad Speed Modes ......................................................................... 17
4.2 Operation as Either a Clock Master or Slave ................................................................... 17
4.2.1 Operation as a Clock Master ............................................................................... 18
4.2.2 Operation as a Clock Slave ................................................................................. 18
4.2.3 Master Clock ....................................................................................................... 19
4.3 Serial Audio Interface ....................................................................................................... 19
4.4 Power-up Sequence ........................................................................................................ 20
4.5 Analog Connections ......................................................................................................... 20
4.6 Grounding and Power Supply Decoupling ....................................................................... 20
4.7 Synchronization of Multiple Devices ................................................................................ 21
4.8 Capacitor Size on the Reference Pin (FILT+) .................................................................. 21
5 PARAMETER DEFINITIONS ................................................................................................... 22
6 PACKAGE DIMENSIONS ....................................................................................................... 23
7. REVISION HISTORY .............................................................................................................. 24
Contacting Cirrus Logic Support
For all product questions and inquiries contact a Cirrus Logic Sales Representative.
To find one nearest you go to www.cirrus.com/
IMPORTANT NOTICE
“Preliminary” product information describes products that are in production, but for which full characterization data is not yet available. Cirrus Logic, Inc. and its
subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice
and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before
placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of
order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. No responsibility is assumed by Cirrus for the use of
this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This
document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights,
trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for
copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does
not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROP-
ERTY OR ENVIRONMENTAL DAMAGE (ìCRITICAL APPLICATIONSî). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR
USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, LIFE SUPPORT PRODUCTS OR OTH-
ER CRITICAL APPLICATIONS (INCLUDING MEDICAL DEVICES, AIRCRAFT SYSTEMS OR COMPONENTS AND PERSONAL OR AUTOMOTIVE SAFETY OR
SECURITY DEVICES). INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMERíS RISK AND
CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABIL-
ITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER
OR CUSTOMERíS CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE,
TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, IN-
CLUDING ATTORNEYSí FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.
Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks
or service marks of their respective owners.
2
DS564PP2
CS5341
LIST OF FIGURES
Figure 1. Single Speed Mode Stopband Rejection ....................................................................... 10
Figure 2. Single Speed Mode Stopband Rejection ....................................................................... 10
Figure 3. Single Speed Mode Transition Band (Detail)................................................................. 10
Figure 4. Single Speed Mode Passband Ripple ........................................................................... 10
Figure 5. Double Speed Mode Stopband Rejection...................................................................... 10
Figure 6. Double Speed Mode Stopband Rejection...................................................................... 10
Figure 7. Double Speed Mode Transition Band (Detail) ............................................................... 11
Figure 8. Double Speed Mode Passband Ripple.......................................................................... 11
Figure 9. Quad Speed Mode Stopband Rejection ........................................................................ 11
Figure 10. Quad Speed Mode Stopband Rejection ...................................................................... 11
Figure 11. Quad Speed Mode Transition Band (Detail)................................................................ 11
Figure 12. Quad Speed Mode Passband Ripple........................................................................... 11
Figure 13. Master Mode, Left Justified SAI................................................................................... 14
Figure 14. Slave Mode, Left Justified SAI..................................................................................... 14
2
Figure 15. Master Mode, I S SAI .................................................................................................. 14
2
Figure 16. Slave Mode, I S SAI .................................................................................................... 14
Figure 17. Typical Connection Diagram........................................................................................ 16
Figure 18. CS5341 Master Mode Clocking ................................................................................... 18
Figure 19. Left-Justified Serial Audio Interface ............................................................................. 19
2
Figure 20. I S Serial Audio Interface............................................................................................. 19
Figure 21. CS5341 Recommended Analog Input Buffer............................................................... 20
Figure 22. CS5341 THD+N versus Frequency ............................................................................. 21
LIST OF TABLES
Table 1. Speed Modes and the Associated Output Sample Rates (Fs)........................................ 17
Table 2. CS5341 Mode Control..................................................................................................... 17
Table 3. Master Clock (MCLK) Ratios........................................................................................... 19
Table 4. Master Clock (MCLK) Frequencies for Standard Audio Sample Rates .......................... 19
Table 5. Revision History .............................................................................................................. 24
DS564PP2
3
CS5341
1
CHARACTERISTICS AND SPECIFICATIONS
(All Min/Max characteristics and specifications are guaranteed over the Specified Operating Conditions. Typical
performance characteristics and specifications are derived from measurements taken at typical supply voltages
and T = 25°C.)
A
SPECIFIED OPERATING CONDITIONS
(GND = 0 V, all voltages with respect to 0 V.)
Parameter
Symbol
Min
Typ
Max
Unit
Power Supplies
Analog
Digital
Logic
VA
VD
VL
3.1
3.1
1.7
(Note 1)
3.3
5.25
5.25
5.25
V
V
V
3.3
Ambient Operating Temperature
Commercial (-CZ/-CZZ)
(-DZZ)
T
-10
-40
-
-
70
85
°C
°C
AC
T
AC
Notes: 1. This part is specified at typical analog voltages of 3.3 V and 5.0 V. See Analog Characteristics (CS5341-
CZ/CZZ) and Analog Characteristics (CS5341-DZZ), below, for details.
ABSOLUTE MAXIMUM RATINGS
(GND = 0 V, All voltages with respect to ground.) (Note 4)
Parameter
Symbol
Min
Max
Units
DC Power Supplies:
Analog
Logic
Digital
VA
VL
VD
-0.3
-0.3
-0.3
+6.0
+6.0
+6.0
V
V
V
Input Current
(Note 2)
(Note 3)
(Note 3)
I
-
GND-0.7
-0.7
10
VA+0.7
VL+0.7
+95
mA
V
in
Analog Input Voltage
Digital Input Voltage
V
IN
V
V
IND
Ambient Operating Temperature (Power Applied)
Storage Temperature
T
-50
°C
°C
A
T
-65
+150
stg
Notes: 2. Any pin except supplies. Transient currents of up to 100 mA on the analog input pins will not cause SRC
latch-up.
3. The maximum over/under voltage is limited by the input current.
4. Operation beyond these limits may result in permanent damage to the device.
Normal operation is not guaranteed at these extremes.
4
DS564PP2
CS5341
ANALOG CHARACTERISTICS (CS5341-CZ/CZZ) Test conditions (unless otherwise speci-
fied): Input test signal is a 1 kHz sine wave; measurement bandwidth is 10 Hz to 20 kHz.
Parameter
Symbol
Min
Typ
Max
Unit
VA = 3.3 V
Single Speed Mode
Fs = 48 kHz
A-weighted
unweighted
Dynamic Range
96
93
102
99
-
-
dB
dB
Total Harmonic Distortion + Noise
(Note 5) THD+N
-1 dB
-
-
-
-95
-79
-39
-89
-
-
dB
dB
dB
-20 dB
-60 dB
Double Speed Mode
Fs = 96 kHz
A-weighted
unweighted
40 kHz bandwidth unweighted
Dynamic Range
96
93
-
102
99
96
-
-
-
dB
dB
dB
Total Harmonic Distortion + Noise
(Note 5)
-1 dB
THD+N
-
-
-
-
-95
-79
-39
-87
-89
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
Quad Speed Mode
Fs = 192 kHz
Dynamic Range
A-weighted
unweighted
40 kHz bandwidth unweighted
96
93
-
102
99
96
-
-
-
dB
dB
dB
Total Harmonic Distortion + Noise
(Note 5)
-1 dB
THD+N
-
-
-
-
-95
-79
-39
-87
-89
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
VA = 5.0 V
Single Speed Mode
Fs = 48 kHz
Dynamic Range
A-weighted
unweighted
99
96
105
102
-
-
dB
dB
Total Harmonic Distortion + Noise
(Note 5) THD+N
-1 dB
-
-
-
-98
-82
-42
-92
-
-
dB
dB
dB
-20 dB
-60 dB
Double Speed Mode
Fs = 96 kHz
A-weighted
unweighted
40 kHz bandwidth unweighted
Dynamic Range
99
96
-
105
102
99
-
-
-
dB
dB
dB
Total Harmonic Distortion + Noise
(Note 5)
-1 dB
THD+N
-
-
-
-
-98
-82
-42
-95
-92
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
DS564PP2
5
CS5341
Quad Speed Mode
Fs = 192 kHz
A-weighted
Dynamic Range
99
96
-
105
102
99
-
-
-
dB
dB
dB
unweighted
40 kHz bandwidth unweighted
Total Harmonic Distortion + Noise
(Note 5)
-1 dB
THD+N
-
-
-
-
-98
-82
-42
-95
-92
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
Dynamic Performance for All Modes
Interchannel Isolation
-
-
90
-
dB
DC Accuracy
Interchannel Gain Mismatch
Gain Error
0.1
-
-
dB
%
5
-
Gain Drift
-
100
ppm/°C
Analog Input Characteristics
Full-scale Input Voltage
0.53*VA
-
0.56*VA
25
Vpp
0.59*VA
-
Input Impedance
kΩ
Note: 5. Referred to the typical full-scale input voltage
6
DS564PP2
CS5341
ANALOG CHARACTERISTICS (CS5341-DZZ) Test conditions (unless otherwise specified):
Input test signal is a 1 kHz sine wave; measurement bandwidth is 10 Hz to 20 kHz.
Parameter
Symbol
Min
Typ
Max
Unit
VA = 3.3 V
Single Speed Mode
Fs = 48 kHz
A-weighted
unweighted
Dynamic Range
94
91
102
99
-
-
dB
dB
Total Harmonic Distortion + Noise
(Note 6) THD+N
-1 dB
-
-
-
-95
-79
-39
-87
-
-
dB
dB
dB
-20 dB
-60 dB
Double Speed Mode
Fs = 96 kHz
A-weighted
unweighted
40 kHz bandwidth unweighted
Dynamic Range
94
91
-
102
99
96
-
-
-
dB
dB
dB
Total Harmonic Distortion + Noise
(Note 6)
-1 dB
THD+N
-
-
-
-
-95
-79
-39
-87
-87
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
Quad Speed Mode
Fs = 192 kHz
Dynamic Range
A-weighted
unweighted
40 kHz bandwidth unweighted
94
91
-
102
99
96
-
-
-
dB
dB
dB
Total Harmonic Distortion + Noise
(Note 6)
-1 dB
THD+N
-
-
-
-
-95
-79
-39
-87
-87
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
VA = 5.0 V
Single Speed Mode
Fs = 48 kHz
Dynamic Range
A-weighted
unweighted
97
94
105
102
-
-
dB
dB
Total Harmonic Distortion + Noise
(Note 6) THD+N
-1 dB
-
-
-
-98
-82
-42
-90
-
-
dB
dB
dB
-20 dB
-60 dB
Double Speed Mode
Fs = 96 kHz
A-weighted
unweighted
40 kHz bandwidth unweighted
Dynamic Range
97
94
-
105
102
99
-
-
-
dB
dB
dB
Total Harmonic Distortion + Noise
(Note 6)
-1 dB
THD+N
-
-
-
-
-98
-82
-42
-95
-90
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
DS564PP2
7
CS5341
Quad Speed Mode
Fs = 192 kHz
A-weighted
Dynamic Range
97
94
-
105
102
99
-
-
-
dB
dB
dB
unweighted
40 kHz bandwidth unweighted
Total Harmonic Distortion + Noise
(Note 6)
-1 dB
THD+N
-
-
-
-
-98
-82
-42
-95
-90
dB
dB
dB
dB
-20 dB
-60 dB
-1 dB
-
-
-
40 kHz bandwidth
Dynamic Performance for All Modes
Interchannel Isolation
-
-
90
-
dB
DC Accuracy
Interchannel Gain Mismatch
Gain Error
0.1
-
-
dB
%
10
-
Gain Drift
-
100
ppm/°C
Analog Input Characteristics
Full-scale Input Voltage
0.5*VA
-
0.56*VA
25
Vpp
0.62*VA
-
Input Impedance
kΩ
Note: 6. Referred to the typical full-scale input voltage
8
DS564PP2
CS5341
DIGITAL FILTER CHARACTERISTICS (CS5341-CZ/CZZ/DZZ)
Parameter
Fs = 48 kHz
(-0.1 dB)
Symbol Min
Typ
Max
Unit
Single Speed Mode
Passband
0
-
-
23.5
kHz
dB
kHz
dB
s
Passband Ripple
Stopband
-
0.035
27.3
70
-
-
-
-
-
Stopband Attenuation
Total Group Delay (Fs = Output Sample Rate)
t
t
t
-
12/Fs
gd
gd
gd
Double Speed Mode
Passband
Fs = 96 kHz
(-0.1 dB)
0
-
-
47
kHz
dB
kHz
dB
s
Passband Ripple
Stopband
-
0.025
53.8
69
-
-
-
-
-
-
Stopband Attenuation
Total Group Delay (Fs = Output Sample Rate)
9/Fs
Quad Speed Mode
Passband
Fs = 192 kHz
(-0.1 dB)
0
-
-
50
kHz
dB
kHz
dB
s
Passband Ripple
Stopband
-
0.025
96
60
-
-
-
-
-
-
Stopband Attenuation
Total Group Delay (Fs = Output Sample Rate)
5/Fs
High Pass Filter Characteristics
Frequency Response -3.0 dB
-0.13 dB
-
1
20
-
-
Hz
Hz
(Note 7)
(Note 7)
Phase Deviation
Passband Ripple
@ 20 Hz
-
-
10
-
-
Deg
dB
0
Note: 7. Response shown is for Fs equal to 48 kHz. Filter characteristics scale with Fs.
DS564PP2
9
CS5341
0
0
-10
-20
-30
-10
-20
-30
-40
-50
-60
-70
-40
-50
-60
-70
-80
-90
-80
-90
-100
- 110
-100
- 110
-120
-130
-120
-130
-140
-140
0.40 0.42 0.44 0.46 0.48 0.50 0.52 0.54 0.56 0.58 0.60
0.0
0.1
0.2
0.3
0.4
0.5 0.6
0.7 0.8
0.9
1.0
Frequency (normalized to Fs)
Frequency (normalized to Fs)
Figure 1. Single Speed Mode Stopband Rejection
Figure 2. Single Speed Mode Stopband Rejection
0.10
0.08
0.06
0.04
0.02
0.00
-0.02
-0.04
-0.06
0
-1
-2
-3
-4
-5
-6
-7
-8
-0.08
-0.10
-9
-10
0
0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5
0.45 0.46 0.47 0.48 0.49 0.5 0.51 0.52 0.53 0.54 0.55
Frequency (normalized to Fs)
Frequency (normalized to Fs)
Figure 3. Single Speed Mode Transition Band (Detail)
Figure 4. Single Speed Mode Passband Ripple
0
0
-10
-20
-30
-10
-20
-30
-40
-50
-60
-70
-40
-50
-60
-70
-80
-90
-80
-90
-100
- 110
-100
- 110
-120
-130
-120
-130
-140
-140
0.0
0.1
0.2
0.3
0.4
0.5 0.6
0.7 0.8
0.9
1.0
0.40 0.42 0.44 0.46 0.48 0.50 0.52 0.54 0.56 0.58 0.60
Frequency (normalized to Fs)
Frequency (normalized to Fs)
Figure 5. Double Speed Mode Stopband Rejection Figure 6. Double Speed Mode Stopband Rejection
10
DS564PP2
CS5341
0
0.10
0.08
0.06
0.04
0.02
0.00
-0.02
-0.04
-0.06
-1
-2
-3
-4
-5
-6
-7
-8
-9
-0.08
-0.10
-10
0.46
0.47
0.48
0.49
0.50
0.51
0.52
0.00 0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 0.50
Frequency (normalized to Fs)
Frequency (normalized to Fs)
Figure 7. Double Speed Mode Transition Band (Detail)
Figure 8. Double Speed Mode Passband Ripple
0
0
-10
-20
-30
-10
-20
-30
-40
-50
-60
-70
-40
-50
-60
-70
-80
-90
-80
-90
-100
- 110
-100
- 110
-120
-130
-120
-130
-140
-140
0.0
0.1
0.2
0.3
0.4
0.5 0.6
0.7 0.8
0.9
1.0
0.20 0.25 0.30 0.35 0.40 0.45 0.50 0.55 0.60 0.65 0.70 0.75 0.80 0.85
Frequency (normalized to Fs)
Frequency (normalized to Fs)
Figure 9. Quad Speed Mode Stopband Rejection
Figure 10. Quad Speed Mode Stopband Rejection
0
-1
-2
-3
-4
-5
-6
-7
-8
0.10
0.08
0.06
0.04
0.02
0.00
-0.02
-0.04
-0.06
-0.08
-0.10
-9
-10
0.10
0.15
0.20
0.25
0.30
0.35
0.40
0.45
0.50
0.00 0.03 0.05 0.08
0.15
0.20 0.23 0.25 0.28
Freque0n.1c0y 0(n.13ormal0iz.1e8 d to Fs)
Frequency (normalized to Fs)
Figure 11. Quad Speed Mode Transition Band (Detail)
DS564PP2
Figure 12. Quad Speed Mode Passband Ripple
11
CS5341
DC ELECTRICAL CHARACTERISTICS (GND = 0 V, all voltages with respect to 0 V.
MCLK=12.288 MHz; Master Mode)
Parameter
Symbol
Min
Typ
Max
Unit
DC Power Supplies:
Positive Analog
Positive Digital
Positive Logic
VA
VD
VL
3.1
3.1
1.7
-
-
-
5.25
5.25
5.25
V
V
V
I
-
-
-
-
21
18.2
15
23.1
20
16.5
10
mA
mA
mA
mA
Power Supply Current
(Normal Operation)
VA = 5 V
VA = 3.3 V
A
I
A
D
D
I
I
VL,VD = 5 V
VL,VD = 3.3 V
9
Power Supply Current
(Power-Down Mode) (Note 8)
VA = 5 V
VL,VD=5 V
I
I
-
-
1.5
0.4
-
-
mA
mA
A
D
-
-
-
-
-
-
180
90
9.5
198
100
-
mW
mW
mW
Power Consumption
(Normal Operation)
VL, VD, VA = 5 V
VL, VD, VA = 3.3 V
(Power-Down Mode)
PSRR
-
65
-
dB
Power Supply Rejection Ratio (1 kHz)
(Note 9)
V Nominal Voltage
Output Impedance
-
-
VA÷2
-
-
V
kΩ
Q
25
Filt+ Nominal Voltage
Output Impedance
Maximum allowable DC current source/sink
-
-
-
VA
18
0.01
-
-
-
V
kΩ
mA
Notes: 8. Power Down Mode is defined as RST = Low with all clocks and data lines held static.
9. Valid with the recommended capacitor values on FILT+ and VQ as shown in the Typical Connection
Diagram.
DIGITAL CHARACTERISTICS
Parameter
Symbol
Min
70%
-
Typ
Max
Units
High-Level Input Voltage
Low-Level Input Voltage
(% of VL)
(% of VL)
(% of VL)
V
-
-
-
-
30%
-
V
V
V
IH
V
IL
V
70%
High-Level Output Voltage at I = 100 µA
OH
o
V
-
-
-
-
15%
10
V
Low-Level Output Voltage at I =100 µA
(% of VL)
OL
in
o
Input Leakage Current
I
µA
THERMAL CHARACTERISTICS
Parameter
Allowable Junction Temperature
Junction to Ambient Thermal Impedance
Symbol
Min
Typ
Max
135
-
Unit
°C
°C/W
-
-
-
θJA
75
Ambient Operating Temperature
(Power Applied)
(-CZ/-CZZ)
(-DZZ)
T
-10
-40
-
-
+70
+85
°C
°C
A
T
A
12
DS564PP2
CS5341
SWITCHING CHARACTERISTICS - SERIAL AUDIO PORT (Logic "0" = GND = 0 V;
Logic "1" = VL, C = 20 pF)
L
Parameter
Symbol
Min
Typ
Max
Unit
MCLK Specifications
MCLK Period
t
36
72
15
15
-
-
-
-
45
ns
ns
ns
ns
clkw
1953
MCLK Pulse Width High
MCLK Pulse Width Low
Master Mode
tclkh
tclkl
-
-
SCLK falling to LRCK
SCLK falling to SDOUT valid
SCLK Duty Cycle
t
-20
0
-
-
20
32
-
ns
ns
%
mslr
t
sdo
-
50
Slave Mode
Single Speed*
LRCK Duty Cycle
SCLK Period
40
156
55
-
50
-
60
-
%
ns
ns
ns
ns
t
sclkw
SCLK Low
t
-
-
sclkhl
SCLK falling to SDOUT valid
SCLK falling to LRCK edge
Double Speed*
t
-
32
20
dss
t
-20
-
slrd
LRCK Duty Cycle
SCLK Period
40
156
55
-
50
-
60
-
%
ns
ns
ns
ns
t
sclkw
sclkhl
SCLK Low
t
-
-
SCLK falling to SDOUT valid
SCLK falling to LRCK edge
Quad Speed*
t
-
32
20
dss
slrd
t
-20
-
LRCK Duty Cycle
SCLK Period
40
78
40
-
50
-
60
-
%
ns
ns
ns
ns
t
sclkw
sclkhl
SCLK Low
t
-
-
SCLK falling to SDOUT valid
SCLK falling to LRCK edge
t
-
32
8
dss
slrd
t
-8
-
* For a description of Speed Modes, please refer to Table 1 on page 17.
DS564PP2
13
CS5341
t
t
sclkh sclkl
SCLK input
SCLK output
LRCK output
SDOUT
t
t
slrd
sclkw
t
mslr
LRCK input
SDOUT
t
t
t
lrdss
dss
sdo
MSB
MSB-1
MSB
MSB-1
MSB-2
Figure 13. Master Mode, Left Justified SAI
Figure 14. Slave Mode, Left Justified SAI
t
t
sclkh sclkl
SCLK input
SCLK output
t
sclkw
t
mslr
LRCK output
SDOUT
LRCK input
SDOUT
t
t
sdo
dss
MSB
MSB
MSB-1
2
2
Figure 15. Master Mode, I S SAI
Figure 16. Slave Mode, I S SAI
14
DS564PP2
CS5341
2
PIN DESCRIPTION
M0
MCLK
VL
SDOUT
GND
VD
SCLK
LRCK
M1
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
FILT+
REF_GND
VA
AINR
VQ
AINL
RST
Pin Name
M0
#
Pin Description
1
16
Mode Selection (Input) - Determines the operational mode of the device.
M1
MCLK
VL
Master Clock (Input) - Clock source for the delta-sigma modulator and digital filters.
Logic Power (Input) - Positive power for the digital input/output.
2
3
SDOUT
GND
VD
Serial Audio Data Output (Output) - Output for two’s complement serial audio data.
Ground (Input) - Ground reference. Must be connected to analog ground.
Digital Power (Input) - Positive power supply for the digital section.
Serial Clock (Input/Output) - Serial clock for the serial audio interface.
4
5,14
6
SCLK
LRCK
7
Left Right Clock (Input/Output) - Determines which channel, Left or Right, is currently
active on the serial audio data line.
8
RST
Reset (Input) - The device enters a low power mode when low.
9
AINL
AINR
Analog Input (Input) - The full scale analog input level is specified in the Analog Charac-
teristics specification table.
10
12
VQ
Quiescent Voltage (Output) - Filter connection for the internal quiescent
reference voltage.
11
VA
13
15
Analog Power (Input) - Positive power supply for the analog section.
FILT+
Positive Voltage Reference (Output) - Positive reference voltage for the internal
sampling circuits.
DS564PP2
15
CS5341
3
TYPICAL CONNECTION DIAGRAM
3.3V to 5V
+
+
1.8V to 5V
µ
µ
1 F
0.1 F
+
µ
µ
1 F
0.1 F
**
3.3V to 5V
µ
1 F
µ
Ω
5.1
µ
0.1 F
0.1 F
D
V
L
V
VA
FILT+
µ ***
µ
+
0.1 F
1 F
REFGND
VQ
µ
0.1 F
1µF
+
RST
M0
M1
Power Down
and Mode
Settings
CS5341
VL or GND
A/D CONVERTER
*
10kΩ
AINL
Audio Data
Processor
SDOUT
Analog Input Buffer
Figure 21
AINR
MCLK
LRCK
Timing Logic
and Clock
SCLK
2
* Pull-up to VL for I S
*** Capacitor value affects
Pull-downtoGNDfor LJ
low frequency distortion
performance as described
in Section 4.8
GND
** Resistor may only be
used if VD is derived from
VA. If used, do not drive any
other logic from VD
Figure 17. Typical Connection Diagram
16
DS564PP2
CS5341
4 APPLICATIONS
4.1 Single, Double, and Quad Speed Modes
The CS5341 can support output sample rates from 2 kHz to 200 kHz. The proper speed mode can be determined
by the desired output sample rate and the external MCLK/LRCK ratio, as shown in Table 1.
MCLK/LRCK
Speed Mode
Single Speed Mode
Ratio
512x
256x
256x
128x
128x
64x*
Output Sample Rate Range (kHz)
43 - 54
2 - 54
Double Speed Mode
Quad Speed Mode
86 - 108
50 - 108
172 - 200
100 - 200
* Quad Speed Mode, 64x only available in Master Mode.
Table 1. Speed Modes and the Associated Output Sample Rates (Fs)
4.2 Operation as Either a Clock Master or Slave
The CS5341 supports operation as either a clock master or slave. As a clock master, the LRCK and SCLK pins are
outputs with the left/right and serial clocks synchronously generated on-chip. As a clock slave, the LRCK and SCLK
pins are inputs and require the left/right and serial clocks to be externally generated. The selection of clock master
or slave is made via the Mode pins as shown in Table 2.
M1 (Pin 16) M0 (Pin 1)
MODE
0
0
1
1
0
1
0
1
Clock Master, Single Speed Mode
Clock Master, Double Speed Mode
Clock Master, Quad Speed Mode
Clock Slave, All Speed Modes
Table 2. CS5341 Mode Control
DS564PP2
17
CS5341
4.2.1 Operation as a Clock Master
As a clock master, LRCK and SCLK operate as outputs. The left/right and serial clocks are internally derived from
the master clock with the left/right clock equal to Fs and the serial clock equal to 64x Fs, as shown in Figure 18.
Single
Speed
÷ 256
÷ 128
÷ 64
00
Double
Speed
LRCK Output
(Equal to Fs)
01
10
Quad
Speed
÷ 1
÷ 2
0
1
M1 M0
MCLK
Single
Speed
÷ 4
00
Auto-Select
Double
Speed
SCLK Output
÷ 2
÷ 1
01
10
Quad
Speed
Figure 18. CS5341 Master Mode Clocking
4.2.2 Operation as a Clock Slave
LRCK and SCLK operate as inputs in clock slave mode. It is recommended that the left/right clock be
synchronously derived from the master clock and must be equal to Fs. It is also recommended that the serial clock
be synchronously derived from the master clock and be equal to 64x Fs to maximize system performance.
A unique feature of the CS5341 is the automatic selection of either Single, Double or Quad speed mode when op-
erating as a clock slave. The auto-mode select feature negates the need to configure the Mode pins to correspond
to the desired mode. The auto-mode selection feature supports all standard audio sample rates from 2 to 200 kHz.
However, there are ranges of non-standard audio sample rates that are not supported when operating with a fast
MCLK (512x, 256x, 128x for Single, Double, and Quad Speed Modes respectively). Please refer to Table 1 for sup-
ported sample rate ranges.
18
DS564PP2
CS5341
4.2.3 Master Clock
The CS5341 requires a Master clock (MCLK) which runs the internal sampling circuits and digital filters. There is
also an internal MCLK divider which is automatically activated based on the speed mode and frequency of the
MCLK. Table 3 shows a listing of the external MCLK/LRCK ratios that are required. Table 4 lists some common au-
dio output sample rates and the required MCLK frequency. Please note that not all of the listed sample rates are
supported when operating with a fast MCLK (512x, 256x, 128x for Single, Double, and Quad Speed Modes respec-
tively).
Single Speed Mode
Double Speed Mode
Quad Speed Mode
MCLK/LRCK Ratio
256x, 512x
128x, 256x
64x*,128x
* Quad Speed, 64x only available in Master Mode.
Table 3. Master Clock (MCLK) Ratios
SAMPLE RATE (kHz)
MCLK (MHz)
8.192
32
44.1
11.2896
22.5792
12.288
24.576
8.192
48
64
88.2
11.2896
22.5792
12.288
24.576
12.288
24.576
96
192
Table 4. Master Clock (MCLK) Frequencies for Standard Audio Sample Rates
4.3 Serial Audio Interface
The CS5341 supports both I2S and Left Justified serial audio formats. Upon start-up, the CS5341 will detect the logic
level on SDOUT (pin 4). A 10 kΩ pull-up to VL is needed to select I2S format, and a 10 kΩ pull-down to GND is
needed to select Left Justified format. Please see Figures 13 through 16 on page 14, for more information on the
required timing for the two serial audio interface formats.
LRCK
Left C hannel
R ight C hannel
SCLK
SD ATA
23 22
9
8
7
6
5
4
3
2
1
0
23 22
9
8
7
6
5
4
3
2
1
0
23 22
Figure 19. Left-Justified Serial Audio Interface
LR C K
SC LK
Left C hannel
R ight C hannel
SD A TA
23 22
9
8
7
6
5
4
3
2
1
0
23 22
9
8
7
6
5
4
3
2
1
0
23 22
Figure 20. I2S Serial Audio Interface
DS564PP2
19
CS5341
4.4 Power-up Sequence
Reliable power-up can be accomplished by keeping the device in reset until the power supplies, clocks and config-
uration pins are stable. It is also recommended that reset be enabled if the analog or digital supplies drop below the
minimum specified operating voltages to prevent power glitch related issues.
4.5 Analog Connections
The analog modulator samples the input at 6.144 MHz. The digital filter will reject signals within the stopband of the
filter. However, there is no rejection for input signals which are multiples of the input sampling frequency
(n × 6.144 MHz), where n=0,1,2,... Refer to Figure 21 which shows the suggested filter that will attenuate any noise
energy at 6.144 MHz, in addition to providing the optimum source impedance for the modulators. The use of capac-
itors which have a large voltage coefficient (such as general purpose ceramics) must be avoided since these can
degrade signal linearity.
634
Ω
VA
470 pF
C O G
100k Ω
-
91 Ω
4.7 uF
C S 5341 AIN L
A IN L
+
Ω
100k
C O G
2200 pF
VA
100k Ω
100k Ω
4.7 uF
+
-
A IN R
91 Ω
C S5341 A IN R
C O G
470 pF
C O G
2200 pF
634 Ω
Figure 21. CS5341 Recommended Analog Input Buffer
4.6 Grounding and Power Supply Decoupling
As with any high resolution converter, the CS5341 requires careful attention to power supply and grounding arrange-
ments if its potential performance is to be realized. Figure 17 shows the recommended power arrangements, with
VA and VL connected to clean supplies. VD, which powers the digital filter, may be run from the system logic supply
or may be powered from the analog supply via a resistor. In this case, no additional devices should be powered from
VD. Decoupling capacitors should be as near to the ADC as possible, with the low value ceramic capacitor being
the nearest. All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid un-
wanted coupling into the modulators. The FILT+ and VQ decoupling capacitors, particularly the 0.01 µF, must be
positioned to minimize the electrical path from FILT+ and REF_GND. The CDB5341 evaluation board demonstrates
the optimum layout and power supply arrangements. To minimize digital noise, connect the ADC digital outputs only
to CMOS inputs.
20
DS564PP2
CS5341
4.7 Synchronization of Multiple Devices
In systems where multiple ADCs are required, care must be taken to achieve simultaneous sampling. To ensure
synchronous sampling, the MCLK and LRCK must be the same for all of the CS5341’s in the system. If only one
master clock source is needed, one solution is to place one CS5341 in Master mode, and slave all of the other
CS5341’s to the one master. If multiple master clock sources are needed, a possible solution would be to supply all
clocks from the same external source and time the CS5341 reset with the inactive (falling) edge of MCLK. This will
ensure that all converters begin sampling on the same clock edge.
4.8 Capacitor Size on the Reference Pin (FILT+)
The CS5341 requires an external capacitance on the internal reference voltage pin, FILT+. The size of this decou-
pling capacitor will affect the low frequency distortion performance as shown in Figure 22, with larger capacitor val-
ues used to optimize low frequency distortion performance.
1 uF
2.2 uF
3.3 uF
4.7 uF
5.6 uF
6.8 uF
10 uF
22 uF
47 uF
100 uF
Figure 22. CS5341 THD+N versus Frequency
DS564PP2
21
CS5341
5
PARAMETER DEFINITIONS
Dynamic Range
The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified
bandwidth. Dynamic Range is a signal-to-noise ratio measurement over the specified bandwidth made
with a -60 dBFS signal. 60 dB is added to resulting measurement to refer the measurement to full-scale.
This technique ensures that the distortion components are below the noise level and do not affect the
measurement. This measurement technique has been accepted by the Audio Engineering Society,
AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. Expressed in decibels.
Total Harmonic Distortion + Noise
The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified
bandwidth (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured
at -1 and -20 dBFS as suggested in AES17-1991 Annex A.
Frequency Response
A measure of the amplitude response variation from 10 Hz to 20 kHz relative to the amplitude response
at 1 kHz. Units in decibels.
Interchannel Isolation
A measure of crosstalk between the left and right channels. Measured for each channel at the converter's
output with no signal to the input under test and a full-scale signal applied to the other channel. Units in
decibels.
Interchannel Gain Mismatch
The gain difference between left and right channels. Units in decibels.
Gain Error
The deviation from the nominal full-scale analog input for a full-scale digital output.
Gain Drift
The change in gain value with temperature. Units in ppm/°C.
Offset Error
The deviation of the mid-scale transition (111...111 to 000...000) from the ideal. Units in mV.
22
DS564PP2
CS5341
6 PACKAGE DIMENSIONS
16L TSSOP (4.4 mm BODY) PACKAGE DRAWING
N
D
E11
A2
A
E
∝
A1
b2
e
L
END VIEW
SEATING
PLANE
SIDE VIEW
1
2
3
TOP VIEW
INCHES
MILLIMETERS
NOTE
DIM
A
A1
A2
b
D
E
E1
e
L
MIN
NOM
--
0.004
MAX
0.043
0.006
0.037
0.012
0.201
0.256
0.177
--
MIN
--
NOM
--
--
MAX
1.10
0.15
0.95
0.30
5.10
6.50
4.50
--
--
0.002
0.03346
0.00748
0.193
0.248
0.169
--
0.05
0.85
0.19
4.90
6.30
4.30
--
0.0354
0.0096
0.1969
0.2519
0.1732
0.026 BSC
0.024
0.90
0.245
5.00
6.40
4.40
0.065 BSC
0.60
4°
2,3
1
1
0.020
0°
0.028
8°
0.50
0°
0.70
8°
4°
∝
JEDEC #: MO-153
Controlling Dimension is Millimeters
Notes: 1. “D” and “E1” are reference datums and do not included mold flash or protrusions, but do include mold
mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per
side.
2. Dimension “b” does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be
0.13 mm total in excess of “b” dimension at maximum material condition. Dambar intrusion shall not
reduce dimension “b” by more than 0.07 mm at least material condition.
3. These dimensions apply to the flat section of the lead between 0.10 and 0.25 mm from lead tips.
DS564PP2
23
CS5341
7. REVISION HISTORY
Release
A1
Date
Changes
February 2003
July 2003
-Initial Advance Release.
A2
-Modified serial port timing specs.
-Added Applications section on speed mode detect.
PP1
PP2
June 2004
Aug 2004
-Change 2700 pF capacitors to 2200 pF in analog input buffer diagram.
-Update Output Sample Rate Range on page 17.
-Add new Applications section about capacitors on FILT+ pin.
-Corrected Max MCLK period under “Switching Characteristics” on page 13.
-Add CS5341-CZZ as an available part-number.
-Replace available part number CS5341-DZ with CS5341-DZZ.
-Initial Preliminary Product Release.
Update data sheet to include lead-free option.
Table 5. Revision History
24
DS564PP2
相关型号:
©2020 ICPDF网 联系我们和版权申明