CAT24WC257X-1.8TE13REVA [CATALYST]
暂无描述;型号: | CAT24WC257X-1.8TE13REVA |
厂家: | CATALYST SEMICONDUCTOR |
描述: | 暂无描述 内存集成电路 光电二极管 双倍数据速率 可编程只读存储器 电动程控只读存储器 电可擦编程只读存储器 时钟 |
文件: | 总10页 (文件大小:410K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
E
CAT24WC257
256K-Bit I2C Serial CMOS EEPROM
(CAT24WC257 not recommended for new designs. See CAT24FC257 data sheet.)
TM
FEATURES
I 1MHz I2C bus compatible*
I Write protect feature
– Top 1/4 array protected when WP at VIH
I 100,000 program/erase cycles
I 100 year data retention
I 1.8 to 6 volt operation
I Low power CMOS technology
I 64-Byte page write buffer
I 8-pin DIP or 8-pin SOIC
I Self-timed write cycle with auto-clear
I "Green" package options available
I Commercial, industrial and automotive
temperature ranges
DESCRIPTION
featuresa64-bytepagewritebuffer.Thedeviceoperates
via the I2C bus serial interface and is available in 8-pin
DIP or 8-pin SOIC packages.
TheCAT24WC257isa256K-bitSerialCMOSEEPROM
internally organized as 32,768 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reducesdevicepowerrequirements.TheCAT24WC257
BLOCK DIAGRAM
PIN CONFIGURATION
EXTERNAL LOAD
DIP Package (P, L)
SENSE AMPS
SHIFT REGISTERS
D
1
2
3
4
8
7
6
5
V
OUT
A0
A1
CC
ACK
WP
NC
SCL
SDA
V
V
CC
SS
V
SS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
START/STOP
SOIC Package (J, W, K, X)
SDA
LOGIC
1
2
3
4
8
7
6
5
V
A0
A1
CC
WP
EEPROM
512X512
XDEC
512
SCL
SDA
NC
CONTROL
LOGIC
V
SS
WP
PIN FUNCTIONS
Pin Name
Function
DATA IN STORAGE
A0, A1
SDA
SCL
WP
Address Inputs
Serial Data/Address
Serial Clock
HIGH VOLTAGE/
TIMING CONTROL
Write Protect
SCL
STATE COUNTERS
VCC
+1.8V to +6.0V Power Supply
Ground
A0
A1
SLAVE
ADDRESS
COMPARATORS
VSS
NC
No Connect
2
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I C Bus Protocol.
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
Doc. No. 1030, Rev. E
1
CAT24WC257
ABSOLUTE MAXIMUM RATINGS*
*COMMENT
Temperature Under Bias
-55°C to +125°C
Stresses above those listed under “Absolute Maximum
Ratings” may cause permanent damage to the device.
These are stress ratings only, and functional operation of
the device at these or any other conditions outside of those
listed in the operational sections of this specification is not
implied. Exposure to any absolute maximum rating for
extended periods may affect device performance and
reliability.
Storage Temperature........................ -65°C to +150°C
Voltage on Any Pin with
Respect to Ground(1) ............ -2.0V to +VCC + 2.0V
VCC with Respect to Ground ................ -2.0V to +7.0V
Package Power Dissipation
Capability (Ta = 25°C)................................... 1.0W
Lead Soldering Temperature (10 secs) ............ 300°C
Output Short Circuit Current(2) ........................ 100mA
RELIABILITY CHARACTERISTICS
Symbol
Parameter
Endurance
Reference
Test
MethodMin
Typ
Max
Units
(3)
NEND
MIL-STD-883, Test Method 1033 100,000
Cycles/Byte
Years
Volts
(3)
TDR
Data Retention
MIL-STD-883, Test Method 1008
100
2000
100
(3)
VZAP
ESD Susceptibility MIL-STD-883, Test Method 3015
Latch-up JEDEC Standard 17
(3)(4)
ILTH
mA
D.C. OPERATING CHARACTERISTICS
= +1.8V to +6.0V, unless otherwise specified.
V
CC
Symbol
Parameter
Test Conditions
Min
Typ
Max
Units
I
Power Supply Current - Read
f
= 100 KHz
SCL
1
mA
CC1
V =5V
CC
I
Power Supply Current - Write
Standby Current
f
= 100KHz
3
1
mA
CC2
(5)
SCL
V
=5V
CC
I
V
V
= GND or V
µA
SB
IN
CC
V
=5V
CC
I
Input Leakage Current
Output Leakage Current
Input Low Voltage
= GND to V
1
1
µA
µA
LI
IN
CC
I
V
= GND to V
OUT CC
LO
V
–1
V
x 0.3
V
V
IL
CC
V
Input High Voltage
V
x 0.7
V
+ 0.5
CC
IH
CC
V
Output Low Voltage (V
Output Low Voltage (V
= +3.0V)
= +1.8V)
I
I
= 3.0 mA
= 1.5 mA
0.4
0.5
V
OL1
OL2
CC
CC
OL
V
V
OL
CAPACITANCE T = 25°C, f = 1.0 MHz, V
= 5V
CC
A
Symbol
Test
Conditions
VI/O = 0V
VIN = 0V
Min
Typ
Max
8
Units
pF
(3)
CI/O
Input/Output Capacitance (SDA)
(3)
CIN
Input Capacitance (SCL, WP, A0, A1)
6
pF
Note:
(1) The minimum DC input voltage is –0.5V. During transitions, inputs may undershoot to –2.0V for periods of less than 20 ns. Maximum DC
voltage on output pins is V +0.5V, which may overshoot to V + 2.0V for periods of less than 20ns.
CC
CC
(2) Output shorted for no more than one second. No more than one output shorted at a time.
(3) This parameter is tested initially and after a design or process change that affects the parameter.
(4) Latch-up protection is provided for stresses up to 100 mA on address and data pins from –1V to V +1V.
CC
(5) Maximum standby current (I ) = 10µA for the Automotive and Extended Automotive temperature range.
SB
Doc. No. 1030, Rev. E
2
CAT24WC257
A.C. CHARACTERISTICS
= +1.8V to +6V, unless otherwise specified
V
CC
Output Load is 1 TTL Gate and 100pF
Read & Write Cycle Limits
Symbol Parameter
VCC=1.8V - 6.0V VCC=2.5V - 6.0V VCC=3.0V - 5.5V
Min
Max
100
3.5
Min
Max
400
0.9
Min
Max
1000
0.55
Units
kHz
µs
FSCL
tAA
Clock Frequency
SCL Low to SDA Data Out
and ACK Out
0.1
0.05
1.2
0.05
0.5
(1)
tBUF
Time the Bus Must be Free Before 4.7
a New Transmission Can Start
µs
tHD:STA
tLOW
Start Condition Hold Time
Clock Low Period
4.0
4.7
4.0
4.0
0.6
1.2
0.6
0.6
0.25
0.6
µs
µs
µs
µs
tHIGH
Clock High Period
0.4
tSU:STA
Start Condition Setup Time
(for a Repeated Start Condition)
0.25
tHD:DAT
tSU:DAT
Data In Hold Time
0
0
0
ns
ns
µs
ns
µs
ns
ms
Data In Setup Time
100
100
100
(1)
tR
SDA and SCL Rise Time
SDA and SCL Fall Time
Stop Condition Setup Time
Data Out Hold Time
Write Cycle Time
1.0
0.3
0.3
(1)
tF
300
300
100
tSU:STO
tDH
4.7
0.6
50
0.25
50
100
tWR
10
10
10
(2)(3)
Power-Up Timing
Symbol Parameter
Min
Typ
Max
1
Units
ms
tPUR
tPUW
Power-Up to Read Operation
Power-Up to Write Operation
1
ms
Note:
(1) AC measurement conditions:
RL (connects to V ): 0.3V to 0.7 V
CC
CC
CC
Input rise and fall times: < 50ns
Input and output timeing reference voltages: 0.5 V
CC
(2) This parameter is tested initially and after a design or process change that affects the parameter.
(3) t and t are the delays required from the time V is stable until the specified operation can be initiated.
PUR
PUW
CC
interface circuits are disabled, SDA is allowed to remain
high, and the device does not respond to its slave
address.
The write cycle time is the time from a valid stop
condition of a write sequence to the end of the internal
program/erase cycle. During the write cycle, the bus
Doc. No. 1030, Rev. E
3
CAT24WC257
SDA: Serial Data/Address
FUNCTIONAL DESCRIPTION
The bidirectional serial data/address pin is used to
transfer all data into and out of the device. The SDA pin
is an open drain output and can be wire-ORed with other
open drain or open collector outputs.
The CAT24WC257 supports the I2C Bus data transmis-
sion protocol. This Inter-Integrated Circuit Bus protocol
defines any device that sends data to the bus to be a
transmitter and any device receiving data to be a re-
ceiver. The transfer is controlled by the Master device
which generates the serial clock and all START and
STOP conditions for bus access. The CAT24WC257
operates as a Slave device. Both the Master device and
Slave device can operate as either transmitter or re-
ceiver, but the Master device controls which mode is
activated.
WP: Write Protect
This input, when tied to GND, allows write operations to
the entire memory. When this pin is tied to Vcc, the top
1/4 array of memory (locations 6000H to 7FFFH) is write
protected. When left floating, memory is unprotected.
A0, A1: Device Address Inputs
These pins are hardwired or left connected. When
hardwired,uptofourCAT24WC257'smaybeaddressed
on a single bus system. When the pins are left uncon-
nected, the default values are zero.
PIN DESCRIPTIONS
SCL: Serial Clock
The serial clock input clocks all data transferred into or
out of the device.
Figure 1. Bus Timing
t
t
t
F
HIGH
R
t
t
LOW
LOW
SCL
t
t
HD:DAT
SU:STA
t
t
t
t
HD:STA
SU:DAT
SU:STO
BUF
SDA IN
t
t
DH
AA
SDA OUT
Figure 2. Write Cycle Timing
SCL
SDA
8TH BIT
BYTE n
ACK
t
WR
STOP
CONDITION
START
CONDITION
ADDRESS
Figure 3. Start/Stop Timing
SDA
SCL
START BIT
STOP BIT
Doc. No. 1030, Rev. E
4
CAT24WC257
I2C BUS PROTOCOL
The features of the I2C bus protocol are defined as
follows:
many as four devices on the same bus. These bits must
compare to their hardwired input pins. The last bit of the
slave address specifies whether a Read or Write opera-
tion is to be performed. When this bit is set to 1, a Read
operation is selected, and when set to 0, a Write opera-
tion is selected.
(1) Data transfer may be initiated only when the bus is
not busy.
(2) During a data transfer, the data line must remain
stablewhenevertheclocklineishigh.Anychanges
in the data line while the clock line is high will be
interpreted as a START or STOP condition.
After the Master sends a START condition and the slave
address byte, the CAT24WC257 monitors the bus and
responds with an acknowledge (on the SDA line) when
its address matches the transmitted slave address. The
CAT24WC257 then performs a Read or Write operation
depending on the state of the R/W bit.
START Condition
The START Condition precedes all commands to the
device, and is defined as a HIGH to LOW transition of
SDA when SCL is HIGH. The CAT24WC257 monitors
the SDA and SCL lines and will not respond until this
condition is met.
Acknowledge
Afterasuccessfuldatatransfer, eachreceivingdeviceis
requiredtogenerateanacknowledge.TheAcknowledg-
ing device pulls down the SDA line during the ninth clock
cycle, signaling that it received the 8 bits of data.
STOP Condition
A LOW to HIGH transition of SDA when SCL is HIGH
determinestheSTOPcondition.Alloperationsmustend
with a STOP condition.
TheCAT24WC257respondswithanacknowledgeafter
receivingaSTARTconditionanditsslaveaddress. Ifthe
device has been selected along with a write operation,
it responds with an acknowledge after receiving each 8-
bit byte.
DEVICE ADDRESSING
The bus Master begins a transmission by sending a
START condition. The Master sends the address of the
particular slave device it is requesting. The five most
significant bits of the 8-bit slave address are fixed as
10100(Fig. 5). The CAT24WC257 uses the next two bits
as address bits. The address bits A1 and A0 allow as
When the CAT24WC257 begins a READ mode it trans-
mits 8 bits of data, releases the SDA line, and monitors
the line for an acknowledge. Once it receives this ac-
knowledge, the CAT24WC257 will continue to transmit
data. IfnoacknowledgeissentbytheMaster, thedevice
Figure 4. Acknowledge Timing
SCL FROM
MASTER
1
8
9
DATA OUTPUT
FROM TRANSMITTER
DATA OUTPUT
FROM RECEIVER
START
ACKNOWLEDGE
Figure 5. Slave Address Bits
1
0
1
0
0
A1
A0 R/W
Doc. No. 1030, Rev. E
5
CAT24WC257
IftheMastertransmitsmorethan64bytesbeforesending
the STOP condition, the address counter ‘wraps around’,
and previously transmitted data will be overwritten.
terminates data transmission and waits for a STOP
condition.
WRITE OPERATIONS
When all 64 bytes are received, and the STOP condition
has been sent by the Master, the internal programming
cycle begins. At this point, all received data is written to
the CAT24WC257 in a single write cycle.
Byte Write
In the Byte Write mode, the Master device sends the
START condition and the slave address information
(with the R/W bit set to zero) to the Slave device. After
the Slave generates an acknowledge, the Master sends
two 8-bit address words that are to be written into the
address pointers of the CAT24WC257. After receiving
another acknowledge from the Slave, the Master device
transmits the data to be written into the addressed
memory location. The CAT24WC257 acknowledges
once more and the Master generates the STOP condi-
tion. At this time, the device begins an internal program-
ming cycle to nonvolatile memory. While the cycle is in
progress, thedevicewillnotrespondtoanyrequestfrom
the Master device.
Acknowledge Polling
Disabling of the inputs can be used to take advantage of
the typical write cycle time. Once the stop condition is
issued to indicate the end of the host's write operation,
CAT24WC257 initiates the internal write cycle. ACK
polling can be initiated immediately. This involves issu-
ing the start condition followed by the slave address for
a write operation. If CAT24WC257 is still busy with the
write operation, no ACK will be returned. If
CAT24WC257 has completed the write operation, an
ACK will be returned and the host can then proceed with
the next read or write operation.
Page Write
The CAT24WC257 writes up to 64 bytes of data, in a
single write cycle, using the Page Write operation. The
page write operation is initiated in the same manner as
the byte write operation, however instead of terminating
after the initial byte is transmitted, the Master is allowed
to send up to 63 additional bytes. After each byte has
been transmitted, CAT24WC257 will respond with an
acknowledge, and internally increment the six low order
address bits by one. The high order bits remain un-
changed.
WRITE PROTECTION
The Write Protection feature allows the user to protect
against inadvertent programming of the memory array.
If the WP pin is tied to VCC, the top 1/4 array of memory
(locations 6000H to 7FFFH) is protected and becomes
read only. The CAT24WC257 will accept both slave and
byte addresses, but the memory location accessed is
protected from programming by the device’s failure to
send an acknowledge after the first byte of data is
received.
Figure 6. Byte Write Timing
S
T
A
R
T
S
T
O
P
BUS ACTIVITY:
MASTER
SLAVE
ADDRESS
BYTE ADDRESS
–A A –A
0
A
DATA
15
8
7
SDA LINE
S
P
X X
A
C
K
A
C
K
A
C
K
A
C
K
=Don't Care Bit
*
Figure 7. Page Write Timing
S
T
A
R
T
S
T
O
P
BUS ACTIVITY:
MASTER
SLAVE
ADDRESS
BYTE ADDRESS
–A A –A
0
A
DATA
DATA n
DATA n+63
15
8
7
SDA LINE
S
P
*
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
A
C
K
=Don't Care Bit
*
Doc. No. 1030, Rev. E
6
CAT24WC257
wishes to read. After CAT24WC257 acknowledges, the
MasterdevicesendstheSTARTconditionandtheslave
address again, this time with the R/W bit set to one. The
CAT24WC257 then responds with its acknowledge and
sends the 8-bit byte requested. The master device does
not send an acknowledge but will generate a STOP
condition.
READ OPERATIONS
The READ operation for the CAT24WC257 is initiated in
the same manner as the write operation with one excep-
tion, that R/W bit is set to one. Three different READ
operations are possible: Immediate/Current Address
READ,Selective/RandomREADandSequentialREAD.
Immediate/Current Address Read
Sequential Read
The CAT24WC257’s address counter contains the ad-
dress of the last byte accessed, incremented by one. In
other words, if the last READ or WRITE access was to
address N, the READ immediately following would ac-
cess data from address N+1. If N=E (where E=32767),
then the counter will ‘wrap around’ to address 0 and
continue to clock out data. After the CAT24WC257
receives its slave address information (with the R/W bit
set to one), it issues an acknowledge, then transmits the
8 bit byte requested. The master device does not send
an acknowledge, but will generate a STOP condition.
The Sequential READ operation can be initiated by
either the Immediate Address READ or Selective READ
operations. After the CAT24WC257 sends the initial 8-
bit byte requested, the Master will respond with an
acknowledge which tells the device it requires more
data. The CAT24WC257 will continue to output an 8-bit
byte for each acknowledge sent by the Master. The
operationwillterminatewhentheMasterfailstorespond
with an acknowledge, thus sending the STOP condition.
The data being transmitted from CAT24WC257 is out-
puttedsequentiallywithdatafromaddressNfollowedby
data from address N+1. The READ operation address
counterincrementsalloftheCAT24WC257addressbits
so that the entire memory array can be read during one
operation. If more than E (where E=32767) bytes are
read out, the counter will ‘wrap around’ and continue to
clock out data bytes.
Selective/Random Read
Selective/Random READ operations allow the Master
device to select at random any memory location for a
READ operation. The Master device first performs a
‘dummy’ write operation by sending the START condi-
tion, slave address and byte addresses of the location it
Figure 8. Immediate Address Read Timing
S
T
A
R
T
S
T
O
P
BUS ACTIVITY:
MASTER
SLAVE
ADDRESS
DATA
SDA LINE
S
P
A
C
K
N
O
A
C
K
SCL
SDA
8
9
8TH BIT
DATA OUT
NO ACK
STOP
Doc. No. 1030, Rev. E
7
CAT24WC257
Figure 9. Selective Read Timing
S
T
A
R
T
S
T
A
R
T
S
T
O
P
BUS ACTIVITY:
MASTER
SLAVE
ADDRESS
BYTE ADDRESS
–A A –A
0
SLAVE
ADDRESS
A
DATA
15
8
7
SDA LINE
S
S
P
*
A
C
K
A
C
K
A
C
K
A
C
K
N
O
A
C
K
=Don't Care Bit
*
Figure 10. Sequential Read Timing
S
T
O
P
BUS ACTIVITY:
MASTER
SLAVE
ADDRESS
DATA n
DATA n+1
DATA n+2
DATA n+x
SDA LINE
P
A
C
K
A
C
K
A
C
K
A
C
K
N
O
A
C
K
Doc. No. 1030, Rev. E
8
CAT24WC257
ORDERING INFORMATION
Prefix
Device #
24WC257
Suffix
I
Rev A(2)
TE13
CAT
K
-1.8
Temperature Range
Tape & Reel
Optional
Company ID
Product
Number
Blank = Commercial (0˚ - 70˚C)
I = Industrial (-40˚ - 85˚C)
A = Automotive (-40˚ - 105˚C)*
Die Revision
Package
Operating Voltage
Blank: 2.5 to 6.0V
1.8: 1.8 to 6.0V
P: PDIP
J: SOIC (JEDEC)
K: SOIC (EIAJ)
3: 3.0V to 5.5V
L: PDIP (Lead free, Halogen free)
W: SOIC, JEDEC (Lead free, Halogen free)
X: SOIC, EIAJ (Lead free, Halogen free)
* -40˚ to +125˚C is available upon request
Notes:
(1) The device used in the above example is a 24WC257KI-1.8TE13 (SOIC, Industrial Temperature, 1.8 Volt to 6 Volt Operating
Voltage, Tape & Reel).
(2) Product die revision letter is marked on top of the package as a suffix to the production date code (e.g. AYWWA). For additional
information, please contact your Catalyst sales office.
Doc. No. 1030, Rev. E
9
REVISION HISTORY
Date
Revision Comments
Added: CAT24WC257 not recommended for new designs. See
CAT24FC257 data sheet.
2/3/2004
04/18/04
B
C
Delete data sheet designation
Update Features
Update Pin Configuration
Update Ordering Information
04/18/04
08/05/04
D
E
Add die revision to Ordering Information
Update DC Operating Characteristics & notes
Copyrights, Trademarks and Patents
Trademarks and registered trademarks of Catalyst Semiconductor include each of the following:
DPP ™
AE2 ™
Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents
issued to Catalyst Semiconductor contact the Company’s corporate office at 408.542.1000.
CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS
PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE
RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING
OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES.
Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or
other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a
situation where personal injury or death may occur.
Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets
labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale.
Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate
typical semiconductor applications and may not be complete.
Catalyst Semiconductor, Inc.
Corporate Headquarters
1250 Borregas Avenue
Sunnyvale, CA 94089
Phone: 408.542.1000
Publication #: 1030
Revison:
E
Issue date:
08/05/04
Fax: 408.542.1200
www.catalyst-semiconductor.com
相关型号:
CAT24WC257X-TE13REVA
EEPROM, 32KX8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, EIAJ, SOIC-8
CATALYST
CAT24WC257XA-1.8REVA
EEPROM, 32KX8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, EIAJ, SOIC-8
CATALYST
CAT24WC257XA-1.8TE13REVA
EEPROM, 32KX8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, EIAJ, SOIC-8
CATALYST
CAT24WC257XA-TE13REVA
EEPROM, 32KX8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, EIAJ, SOIC-8
CATALYST
CAT24WC257XI-TE13REVA
EEPROM, 32KX8, Serial, CMOS, PDSO8, LEAD AND HALOGEN FREE, EIAJ, SOIC-8
CATALYST
©2020 ICPDF网 联系我们和版权申明