ACT-SF128K32 [AEROFLEX]
ACT-SF128K32 High Speed 128Kx32 SRAM / 128Kx32 Flash Multichip Module; ACT- SF128K32高速128Kx32 SRAM /闪存128Kx32多芯片模块型号: | ACT-SF128K32 |
厂家: | AEROFLEX CIRCUIT TECHNOLOGY |
描述: | ACT-SF128K32 High Speed 128Kx32 SRAM / 128Kx32 Flash Multichip Module |
文件: | 总10页 (文件大小:171K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ACT-SF128K32 High Speed
128Kx32 SRAM / 128Kx32 Flash
Multichip Module
CIRCUIT TECHNOLOGY
www.aeroflex.com
FEATURES
FLASH MEMORY FEATURES
■ 4 – 128K x 8 SRAMs & 4 – 128K x 8 Flash Die
in One MCM
■ Access Times of 25ns (SRAM) and 60ns
(Flash) or 35ns (SRAM) and 70ns or
90ns (Flash)
■ Organized as 128K x 32 of SRAM and 128K x
32 of Flash Memory with Common Data Bus
■ Low Power CMOS
■ Input and Output TTL Compatible Design
■ MIL-PRF-38534 Compliant MCMs Available
■ Sector Architecture (Each Die)
● 8 Equal Sectors of 16K bytes each
● Any combination of sectors can be erased with
one command sequence.
■ +5V Programing, +5V Supply
■ Embedded Erase and Program Algorithms
■ Hardware and Software Write Protection
■ Page Program Operation and Internal
Program Control Time.
■ 10,000 Erase/Program Cycles
■ Decoupling Capacitors and Multiple
Grounds for Low Noise
■ Commercial, Industrial and Military
Temperature Ranges
■ Industry Standard Pinouts
■ TTL Compatible Inputs and Outputs
■ Packaging – Hermetic Ceramic
ISO
1
900
● 66–Lead, PGA-Type, 1.385"SQ x 0.245"max,
Aeroflex code# P3,P7 without/with shoulders
I
Block Diagram – PGA Type Package (P3 & P7)
FWE4 SWE4
PIN DESCRIPTION
FWE1 SWE1
FWE3 SWE3
FWE2 SWE2
I/O0-31
A0–16
Data I/O
OE
A0–A16
SCE
Address Inputs
FWE1-4 Flash Write Enables
SWE1-4 SRAM Write Enables
FCS
FCE
SCE
OE
Flash Chip Enable
SRAM Chip Enable
Output Enable
Not Connected
Power Supply
Ground
128K X 8 FLASH
128K X 8 FLASH
128K X 8 FLASH
128K X 8 FLASH
128K X 8 SRAM
128K X 8 SRAM
128K X 8 SRAM
128K X 8 SRAM
NC
VCC
GND
I/O0-7
I/O8-15
I/O16-23
I/O24-31
eroflex Circuit Technology - Advanced Multichip Modules © SCD3850 REV A 5/20/98
Absolute Maximum Ratings
Symbol
TC
Rating
Range
-55 to +125
-65 to +150
-0.5 to +7
300
Units
°C
Operating Temperature
Storage Temperature
TSTG
VG
°C
V
Maximum Signal Voltage to Ground
TL
°C
Maximum Lead Temperature (10 seconds)
Parameter
Flash Data Retention
10 Years
10,000
Flash Endurance (Write/Erase Cycles)
Normal Operating Conditions
Symbol
VCC
Parameter
Minimum
Maximum
Units
+4.5
+2.2
-0.5
+5.5
V
V
V
Power Supply Voltage
Input High Voltage
Input Low Voltage
VIH
VCC + 0.3
VIL
+0.8
Capacitance
(VIN = 0V, f = 1MHz, TC = 25°C)
Symbol Parameter
Maximum
Units
CAD
COE
80
80
30
50
30
pF
pF
pF
pF
pF
A0 – A18 Capacitance
OE Capacitance
CWE1-4
CCE
F/S Write Enable Capacitance
F/S Chip Enable Capacitance
I/O0 – I/O31 Capacitance
CI/O
This parameter is guaranteed by design but not tested
DC Characteristics
(VCC = 5.0V, VSS = 0V, TC = -55°C to +125°C)
Parameter
Sym
Conditions
Min
Max Units
ILI
10
µA
Input Leakage Current
VCC = Max, VIN = 0 to VCC
FCE = SCE = VIH, OE = VIH,
VOUT = 0 to VCC
ILO
ICCx32
ISB
10
µA
Output Leakage Current
SRAM Operating Supply Current x 32
Mode
SCE = VIL, OE = VIH, f = 5MHz, VCC
Max, FCE = VIH
=
550 mA
FCE = SCE = VIH, OE = VIH, f = 5MHz,
VCC = Max
80
mA
Standby Current
VOL
VOH
ICC1
0.4
V
V
SRAM Output Low Voltage
IOL = 8 mA, VCC = Min, FCE = VIH
IOH = -4.0 mA, , VCC = Min, FCE = VIH
FCE = VIL, OE = VIH, SCE = VIH
2.4
SRAM Output High Voltage
220 mA
Flash Vcc Active Current for Read (1)
Flash Vcc Active Current for Program
or Erase (2)
ICC2
280 mA
FCE = VIL, OE = VIH, SCE = VIH
VOL
VOH1
VLKO
0.45
4.2
V
V
V
Flash Output Low Voltage
Flash Output High Voltage
Flash Low Vcc Lock Out Voltage
IOL = 12 mA, VCC = Min, SCE = VIH
IOH = -2.5 mA, , VCC = Min, SCE = VIH
0.85 x VCC
3.2
Notes: 1) The ICC current listed includes both the DC operating current and the frequency dependent component (at 5MHz). The
frequency component typically is less than 2mA/MHz, with OE at VIH 2) ICC active while Embedded Algorithim (program or
erase) is in progress 3) DC test conditions: VIL = 0.3V, VIH = VCC - 0.3V
2
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
SRAM AC Characteristics
(VCC = 5.0V, VSS= 0V, TC = -55°C to +125°C)
Read Cycle
Parameter
–025
–035
Min Max
35
Symbol
Units
Min Max
25
tRC
tAA
tACE
tOH
ns
ns
ns
ns
ns
ns
ns
ns
ns
Read Cycle Time
25
25
35
Address Access Time
35
Chip Select Access Time
0
0
Output Hold from Address Change
Output Enable to Output Valid
Chip Select to Output in Low Z *
Output Enable to Output in Low Z *
Chip Deselect to Output in High Z *
Output Disable to Output in High Z *
* Parameters guaranteed by design but not tested
tOE
15
20
tCLZ
tOLZ
tCHZ
tOHZ
3
0
3
0
12
12
20
20
Write Cycle
Parameter
–025
–035
Min Max
35
Symbol
Units
Min Max
tWC
tCW
tAW
tDW
tWP
tAS
25
20
20
15
20
0
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Write Cycle Time
25
25
20
25
0
Chip Select to End of Write
Address Valid to End of Write
Data Valid to End of Write
Write Pulse Width
Address Setup Time
tOW
tWHZ
tDH
0
0
Output Active from End of Write *
Write to Output in High Z *
Data Hold from Write Time
Address Hold Time
10
20
0
0
tAH
0
0
* Parameters guaranteed by design but not tested
SRAM Truth Table
Mode
Standby
Read
SCE
OE
SWE
Data I/O
Power
H
L
L
L
X
X
H
H
L
High Z
Data Out
High Z
Standby
Active
Active
Active
L
Output Disable
Write
H
X
Data In
3
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
Timing Diagrams — SRAM
Read Cycle Timing Diagrams
Write Cycle Timing Diagrams
Write Cycle (SWE Controlled, OE = VIH)
Read Cycle 1 (SCE = OE = VIL, SWE = VIH)
tWC
tRC
A0-16
A0-16
tAA
tAW
tCW
tAH
tOH
DI/O
SCE
Previous Data Valid
Data Valid
tAS
tWP
SWE
tOW
tDH
tWHZ
tDW
SEE NOTE
DI/O
Data Valid
Read Cycle 2 (SWE = VIH)
tRC
Write Cycle (SCE Controlled, OE = VIH )
A0-16
tWC
tAA
A0-16
tAH
tAW
SCE
tAS
tACE
tCW
tWP
tCHZ
SEE NOTE
SCE
tCLZ
SEE NOTE
OE
tOHZ
tOE
SWE
SEE NOTE
tOLZ
SEE NOTE
tDW
tDH
DI/O
Data Valid
High Z
DI/O
Data Valid
Note: Guaranteed by design, but not tested.
DON’T CARE
UNDEFINED
AC Test Circuit
Current Source
IOL
AC Test Conditions
Parameter
Typical
0 – 3.0
5
Units
Input Pulse Level
Input Rise and Fall
V
VZ ~ 1.5 V (Bipolar Supply)
To Device Under Test
ns
V
CL = 50 pF
Input and Output Timing Reference Level
1.5
IOH
Current Source
Notes:
1) VZ is programmable from -2V to +7V. 2) IOL and IOH programmable from 0 to 16 mA. 3) Tester Impedance
ZO = 75Ω. 4) VZ is typically the midpoint of VOH and VOL. 5) IOL and IOH are adjusted to simulate a typical resistance
load circuit. 6) ATE Tester includes jig capacitance.
4
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
Flash AC Characteristics – Read Only Operations
(Vcc = 5.0V, Vss = 0V, TC = -55°C to +125°C)
Symbol
–60
–70
–90
Parameter
Units
JEDEC Stand’d Min Max Min Max Min Max
Read Cycle Time
tAVAV
tAVQV
tELQV
tGLQV
tEHQZ
tGHQZ
tAXQX
tRC
tACC
tCE
tOE
tDF
60
70
90
ns
ns
ns
ns
ns
ns
ns
Address Access Time
60
60
30
20
20
70
70
35
20
20
90
90
40
25
25
Chip Enable Access Time
Output Enable to Output Valid
Chip Enable to Output High Z (1)
Output Enable High to Output High Z(1)
Output Hold from Address, CE or OE Change, Whichever is First
Note 1. Guaranteed by design, but not tested
tDF
tOH
0
0
0
Flash AC Characteristics – Write/Erase/Program Operations, FWE Controlled
(Vcc = 5.0V, Vss = 0V, TC = -55°C to +125°C)
Symbol
–60
–70
–90
Parameter
Units
JEDEC Stand’d Min Max Min Max Min Max
Write Cycle Time
tAVAC
tELWL
tWC
tCE
60
0
70
0
90
0
ns
ns
Chip Enable Setup Time
Write Enable Pulse Width
Address Setup Time
tWLWH
tAVWL
tWP
tAS
30
0
35
0
45
0
ns
ns
Data Setup Time
tDVWH
tWHDX
tWLAX
tWHEH
tWHWL
tWHWH1
tWHWH2
tWHWH3
tGHWL
tDS
30
0
30
0
45
0
ns
Data Hold Time
tDH
tAH
tCH
tWPH
ns
Address Hold Time
45
0
45
0
45
0
ns
Chip Enable Hold Time
Write Enable Pulse Width High
Duration of Byte Programming Operation
Sector Erase Time
ns
20
20
20
ns
14 TYP 14 TYP 14 TYP
µs
60
60
60
Sec
Sec
µs
Chip Erase Time
120
120
120
Read Recovery Time before Write
Vcc Setup Time
0
0
0
tVCE
tOES
tOEH
50
50
50
µs
Output Enable Setup Time
12.5
12.5
12.5
Sec
ns
1
Output Enable Hold Time
10
10
10
Note: 1. For Toggle and Data Polling.
Flash AC Characteristics – Write/Erase/Program Operations, FCE Controlled
(Vcc = 5.0V, Vss = 0V, TC = -55°C to +125°C)
Symbol
–60
–70
–90
Parameter
Units
JEDEC Stand’d Min Max Min Max Min Max
Write Cycle Time
tAVAC
tWLEL
tELEH
tWC
tWS
tCP
60
0
70
0
90
0
ns
ns
Write Enable Setup Time
Chip Enable Pulse Width
Address Setup Time
35
0
35
0
50
0
ns
tAVEL
tAS
ns
Data Setup Time
tDVEH
tDS
30
0
30
0
50
0
ns
Data Hold Time
tEHDX
tDH
tAH
tWH
tCPH
ns
Address Hold Time
tELAX
45
0
45
0
50
0
ns
Write Enable Hold from Write Enable High
Chip Enable Pulse Width High
Duration of Byte Programming
Sector Erase Time
tEHWH
tEHEL
ns
20
20
20
ns
tWHWH1
tWHWH2
tWHWH3
14 TYP 14 TYP 14 TYP
µs
60
60
60
Sec
Sec
ns
Chip Erase Time
120
120
120
Read Recovery Time
Chip Programming Time
tGHEL
0
0
0
12.5
12.5
12.5
Sec
5
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
AC Waveforms for Flash Memory Read Operations
tRC
Addresses
FCE
Addresses Stable
tACC
tDF
OE
tOE
FWE
tCE
tOH
High Z
High Z
Outputs
Output Valid
Write/Erase/Program
Operation for Flash Memory, FWE Controlled
Data Polling
Addresses
5555H
PA
PA
tRC
tWC
tAH
tAS
FCE
OE
tGHWL
tWP
tWHWH1
tWPH
FWE
tCE
tDF
tOH
tOE
tDH
AOH
PD
D7
DOUT
Data
5.0V
tDS
tCE
Notes:
1. PA is the address of the memory location to be programmed.
2. PD is the data to be programmed at byte address.
3. D7 is the 0utput of the complement of the data written to the deviced.
4. Dout is the output of the data written to the device.
5. Figure indicates last two bus cycles of four bus cycle sequence.
6
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
AC Waveforms Chip/Sector
Erase Operations for Flash Memory
Data Polling
5555H
tAH
5555H
2AAAH
5555H
2AAAH
SA
Addresses
tAS
FCE
OE
tGHWL
tWP
FWE
tWPH
tDH
tCE
AAH
55H
80H
AAH
55H
10H/30H
Data
VCC
tDS
tVCE
Notes:
1. SA is the sector address for sector erase.
AC Waveforms for Data Polling
During Embedded Algorithm Operations for Flash Memory
tCH
FCE
tDF
tOE
OE
tOEH
tCE
FWE
tOH
*
High Z
DQ7=
Valid Data
DQ7
DQ7
tWHWH1 or 2
DQ0–DQ6
Valid Data
DQ0-DQ6
DQ0–DQ6=Invalid
tOE
* DQ7=Valid Data (The device has completed the Embedded operation).
7
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
Write/Erase/Program Operation for Flash Memory, FCE Controlled
Data Polling
5555H
PA
PA
Addresses
tWC
tAS
tAH
FCE
OE
tGHWL
tCP
tWHWH1
FWE
tCPH
tWS
tDH
AOH
PD
D7
DOUT
Data
5.0V
tDS
Notes:
1. PA is the address of the memory location to be programmed.
2. PD is the data to be programmed at byte address.
3. D7 is the 0utput of the complement of the data written to the device.
4. DOUT is the output of the data written to the device.
5. Figure indicates last two bus cycles of four bus cycle sequence.
8
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
Pin Numbers & Functions
66 Pins — PGA-Type
Pin #
1
Function
I/O8
I/O9
I/O10
A14
Pin #
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
Function
A15
Pin #
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
Function
I/O25
I/O26
A7
Pin #
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
Function
FWE3
SWE3
GND
I/O19
I/O31
I/O30
I/O29
I/O28
A1
2
Vcc
3
FCE
SCE
I/O3
4
A12
5
A16
SWE1
A13
6
A11
I/O15
I/O14
I/O13
I/O12
OE
7
A0
A8
8
NC
I/O16
I/O17
I/O18
VCC
9
I/O0
I/O1
I/O2
FWE2
SCE2
GND
I/O11
A10
10
11
12
13
14
15
16
17
A2
NC
A3
FWE1
I/O7
SWE4
FWE4
I/O27
A4
I/O23
I/O22
I/O21
I/O20
I/O6
I/O5
I/O4
A5
A9
I/O24
A6
"P3" — 1.08" SQ PGA Type Package Standard (without shoulders)
"P7" — 1.08" SQ PGA Type Package (with shoulders on Pins 1, 11, 56 & 66)
Bottom View (P7 & P3)
Side View
(P7)
Side View
(P3)
1.085 SQ
MAX
1.000
.185
TYP
MAX
.600
TYP
Pin 1
.025
.035
Pin 56
.050 DIA
TYP
1.000
TYP
.100
TYP
.100 TYP
.020
.016
.020
.016
Pin 66
Pin 11
.100 TYP
.145
.165
MIN
MIN
.160
MAX
All dimensions in inches
9
Aeroflex Circuit Technology
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
C I R C U I T T E C H N O L O G Y
Ordering Information
Model Number
DESC Part Number
Speed
Package
TBD
TBD
TBD
25(S) / 60(F) ns
35(S) / 70(F) ns
35(S) / 90(F) ns
1.08"sq PGA-Type
1.08"sq PGA-Type
1.08"sq PGA-Type
ACT-SF128K32N–26P1X
ACT-SF128K32N–37P1X
ACT-SF128K32N–39P1X
Note: (S) = Speed for SRAM, (F) = Speed for FLASH
Part Number Breakdown
ACT– SF 128K 32 N– 26 P1 M
Aeroflex Circuit
Technology
Memory Type
Screening
SF = SRAM Flash Combo Module
C = Commercial Temp, 0°C to +70°C
I = Industrial Temp, -40°C to +85°C
T = Military Temp, -55°C to +125°C
Memory Depth, Locations
Memory Width, Bits
M = Military Temp, -55°C to +125°C Screened *
Q = MIL-PRF-38534 Compliant/SMD
Package Types & Sizes
Pinout Options
N = none
Thru-Hole Packages
P3 = 1.08"SQ PGA 66 Pins WO/Shoulder
P7 = 1.08"SQ PGA 66 Pins W/Shoulder
Memory Speed (Code)
26 = 25ns SRAM / 60ns FLASH
37 = 35ns SRAM / 70ns FLASH
39 = 35ns SRAM / 90ns FLASH
*
Screened to the individual test methods of MIL-STD-883
Specifications subject to change without notice.
Telephone: (516) 694-6700
FAX: (516) 694-6715
Aeroflex Circuit Technology
35 South Service Road
Plainview New York 11830
Aeroflex Circuit Technology
Toll Free Inquiries: 1-(800) 843-1553
10
SCD3850 REV A 5/20/98 Plainview NY (516) 694-6700
相关型号:
©2020 ICPDF网 联系我们和版权申明