AD5227BUJZ10-R7 [ADI]

IC 10K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 64 POSITIONS, PDSO8, 2.9 X 3 MM, TSOT-23, 8 PIN, Digital Potentiometer;
AD5227BUJZ10-R7
型号: AD5227BUJZ10-R7
厂家: ADI    ADI
描述:

IC 10K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 64 POSITIONS, PDSO8, 2.9 X 3 MM, TSOT-23, 8 PIN, Digital Potentiometer

光电二极管 转换器 电阻器
文件: 总16页 (文件大小:302K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
64-Position Up/Down  
Control Digital Potentiometer  
AD5227  
FEATURES  
64-position digital potentiometer  
FUNCTIONAL BLOCK DIAGRAM  
V
DD  
10 kΩ, 50 kΩ, 100 kΩ end-to-end terminal resistance  
Simple up/down digital or manual configurable control  
Midscale preset  
Low potentiometer mode tempco = 10 ppm/°C  
Low rheostat mode tempco = 35 ppm/°C  
Ultralow power, IDD = 0.4 μA typ and 3 μA max  
Fast adjustment time, ts = 1 μs  
Chip select enable multiple device operation  
Low operating voltage, 2.7 V to 5.5 V  
Automotive temperature range, −40°C to +105°C  
Compact thin SOT-23-8 (2.9 mm × 3 mm) Pb-free package  
AD5227  
A
CS  
6-BIT UP/DOWN  
CONTROL  
LOGIC  
U/D  
W
B
CLK  
GND  
POR  
MIDSCALE  
WIPER  
REGISTER  
Figure 1.  
APPLICATIONS  
Mechanical potentiometer and trimmer replacements  
LCD backlight, contrast, and brightness controls  
Portable electronics level adjustment  
Programmable power supply  
Digital trimmer replacements  
Automatic closed-loop control  
GENERAL DESCRIPTION  
The AD5227 is Analog Devices’ latest 64-step up/down control  
digital potentiometer1. This device performs the same electronic  
adjustment function as a 5 V potentiometer or variable resistor.  
Its simple 3-wire up/down interface allows manual switching or  
high speed digital control. The AD5227 presets to midscale at  
The AD5227 is available in a compact thin SOT-23-8 (TSOT-8)  
Pb-free package. The part is guaranteed to operate over the  
automotive temperature range of −40°C to +105°C.  
Users who consider EEMEM potentiometers should refer to  
some recommendations in the Applications section.  
power-up. When  
is enabled, the devices changes step at  
CS  
Table 1. Truth Table  
every clock pulse. The direction is determined by the state of  
CLK  
Operation1  
CS  
U/D  
D
the U/ pin (see Table 1). The interface is simple to activate by  
0
0
1
0
1
X
RWB Decrement  
RWB Increment  
No Operation  
any host controller, discrete logic, or manually with a rotary  
encoder or pushbuttons. The AD5227s 64-step resolution, small  
footprint, and simple interface enable it to replace mechanical  
potentiometers and trimmers with typically 6× improved  
resolution, solid-state reliability, and design layout flexibility,  
resulting in a considerable cost savings in end users’ systems.  
X
1 RWA increments if RWB decrements and vice versa.  
1 The terms digital potentiometer and RDAC are used interchangeably.  
Rev. B  
Information furnished by Analog Devices is believed to be accurate and reliable.  
However, no responsibility is assumed by Analog Devices for its use, nor for any  
infringements of patents or other rights of third parties that may result from its use.  
Specifications subject to change without notice. No license is granted by implication  
or otherwise under any patent or patent rights of Analog Devices. Trademarks and  
registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
www.analog.com  
Fax: 781.326.8703© 2004–2009 Analog Devices, Inc. All rights reserved.  
 
AD5227  
TABLE OF CONTENTS  
Electrical Characteristics................................................................. 3  
Applications..................................................................................... 12  
Manual Control with Toggle and Pushbutton Switches........ 12  
Manual Control with Rotary Encoder..................................... 12  
Adjustable LED Driver .............................................................. 12  
Adjustable Current Source for LED Driver ............................ 12  
Adjustable High Power LED Driver ........................................ 13  
Automatic LCD Panel Backlight Control................................ 13  
6-Bit Controller .......................................................................... 13  
Constant Bias with Supply to Retain Resistance Setting....... 14  
Outline Dimensions....................................................................... 15  
Ordering Guide .......................................................................... 15  
Interface Timing Diagrams......................................................... 4  
Absolute Maximum Ratings............................................................ 5  
ESD Caution.................................................................................. 5  
Pin Configuration and Function Descriptions............................. 6  
Typical Performance Characteristics ............................................. 7  
Theory of Operation ...................................................................... 10  
Programming the Digital Potentiometers............................... 10  
Digital Interface.......................................................................... 11  
Terminal Voltage Operation Range ......................................... 11  
Power-Up and Power-Down Sequences.................................. 11  
Layout and Power Supply Biasing ............................................ 11  
REVISION HISTORY  
5/09—Rev. A to Rev. B  
Changes to Table 2……………………………………………3  
4/09—Rev. 0 to Rev. A  
Changes to Table 2……………………………………………3  
Changes to Ordering Guide …………………………………15  
3/04—Revision 0: Initial Version  
Rev. B | Page 2 of 16  
AD5227  
ELECTRICAL CHARACTERISTICS  
10 kΩ, 50 kΩ, 100 kΩ versions: VDD = 3 V 10% or 5 V 10%, VA = VDD, VB = 0 V, 40°C < TA < +105°C, unless otherwise noted.  
Table 2.  
Parameter  
Symbol  
Conditions  
Min Typ1  
Max  
Unit  
DC CHARACTERISTICS RHEOSTAT MODE  
Resistor Differential Nonlinearity2  
Resistor Integral Nonlinearity2  
Nominal Resistor Tolerance3  
Resistance Temperature Coefficient  
Wiper Resistance  
R-DNL  
R-INL  
∆RAB/RAB  
(∆RAB/RAB)/∆T × 106  
RW  
RWB, A = no connect  
RWB, A = no connect  
−0.5  
−1  
−20  
0.15  
0.3  
+0.5  
+1  
+20  
LSB  
LSB  
%
ppm/°C  
Ω
35  
100  
50  
VDD = 2.7 V  
VDD = 2.8 V to 5.5 V  
250  
200  
Ω
DC CHARACTERISTICS POTENTIOMETER DIVIDER MODE  
Resolution  
N
6
Bits  
Integral Nonlinearity3  
Differential Nonlinearity3, 4  
Voltage Divider Temperature Coefficient  
Full-Scale Error  
INL  
DNL  
−1  
−0.5  
0.1  
0.1  
5
+1  
+0.5  
LSB  
LSB  
ppm/°C  
LSB  
LSB  
(∆VW/VW)/∆T × 106  
VWFSE  
Midscale  
≥+31 steps from midscale −1.2 −0.5  
0
0
−40°C < TA < +60°C,  
VDD = 2.8 V to 5.5 V  
−1  
−0.5  
Zero-Scale Error  
VWZSE  
≤−32 steps from midscale  
−40°C < TA < +60°C,  
0
0
0.5  
0.5  
1.2  
1
LSB  
LSB  
V
DD = 2.8 V to 5.5 V  
RESISTOR TERMINALS  
Voltage Range5  
VA, B, W  
CA, B  
With respect to GND  
f = 1 MHz, measured to  
GND  
f = 1 MHz, measured to  
GND  
VA = VB = VW  
0
VDD  
V
pF  
Capacitance A, B6  
140  
150  
1
Capacitance W6  
CW  
ICM  
pF  
Common-Mode Leakage  
DIGITAL INPUTS (CS, CLK, U/D)  
Input Logic High  
Input Logic Low  
Input Current  
Input Capacitance6  
nA  
VIH  
VIL  
II  
2.4  
0
5.5  
0.8  
1
V
V
μA  
pF  
VIN = 0 V or 5 V  
CI  
5
POWER SUPPLIES  
Power Supply Range  
Supply Current  
VDD  
IDD  
2.7  
5.5  
3
V
μA  
VIH = 5 V or VIL = 0 V,  
VDD = 5 V  
VIH = 5 V or VIL = 0 V,  
0.4  
Power Dissipation7  
PDISS  
17  
μW  
V
DD = 5 V  
Power Supply Sensitivity  
DYNAMIC CHARACTERISTICS6,  
PSSR  
VDD = 5 V 10%  
0.01  
0.05  
%/%  
8,  
9
Bandwidth −3 dB  
BW_10 k  
BW_50 k  
BW_100 k  
THD  
RAB = 10 kΩ, midscale  
RAB = 50 kΩ, midscale  
RAB = 100 kΩ, midscale  
VA = 1 V rms, RAB = 10 kΩ,  
VB = 0 V dc, f = 1 kHz  
VA = 5 V 1 LSB error  
band, VB = 0, measured at  
VW  
460  
100  
50  
kHz  
kHz  
kHz  
%
Total Harmonic Distortion  
Adjustment Settling Time  
0.05  
tS  
1
μs  
Resistor Noise Voltage  
eN_WB  
RWB = 5 kΩ, f = 1 kHz  
14  
nV/√Hz  
Footnotes on the next page.  
Rev. B | Page 3 of 16  
 
AD5227  
Parameter  
Symbol  
Conditions  
Min Typ1  
Max  
Unit  
INTERFACE TIMING CHARACTERISTICS (applies to all parts6, 10  
)
Clock Frequency  
fCLK  
50  
MHz  
ns  
ns  
Input Clock Pulse Width  
CS to CLK Setup Time  
CS Rise to CLK Hold Time  
U/D to Clock Fall Setup Time  
t
CH, tCL  
Clock level high or low  
10  
10  
10  
10  
tCSS  
tCSH  
tUDS  
ns  
ns  
1 Typicals represent average readings at 25°C, VDD = 5 V.  
2 Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper  
positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.  
3 NL and DNL are measured at VW with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. VA = VDD and VB = 0 V.  
4 DNL specification limits of 1 LSB maximum are guaranteed monotonic operating conditions.  
5 Resistor Terminals A, B, W have no limitations on polarity with respect to each other.  
6 Guaranteed by design and not subject to production test.  
7 PDISS is calculated from (IDD × VDD). CMOS logic level inputs result in minimum power dissipation.  
8 Bandwidth, noise, and settling time are dependent on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest  
bandwidth. The highest R value results in the minimum overall power consumption.  
9 All dynamic characteristics use VDD = V.  
10 All input control voltages are specified with tR = tF = 1 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 V. Switching characteristics are measured using  
V
DD = 5 V.  
INTERFACE TIMING DIAGRAMS  
CS = LOW  
U/D = HIGH  
CLK  
R
WB  
Figure 2. Increment RWB  
CS = LOW  
U/D = 0  
CLK  
R
WB  
Figure 3. Decrement RWB  
1
0
CS  
tCSS  
tCSH  
tCH  
tCL  
1
0
CLK  
U/D  
tUDS  
1
0
tS  
R
WB  
Figure 4. Detailed Timing Diagram (Only RWB Decrement Shown)  
Rev. B | Page 4 of 16  
 
 
 
 
AD5227  
ABSOLUTE MAXIMUM RATINGS  
Table 3.  
Parameter  
Rating  
VDD to GND  
VA, VB, VW to GND  
−0.3 V, +7 V  
0 V, VDD  
Digital Input Voltage to GND (CS, CLK, U/D)  
Maximum Current  
0 V, VDD  
IWB, IWA Pulsed  
IWB Continuous (RWB ≤ 5 kΩ, A open)1  
IWA Continuous (RWA ≤ 5 kΩ, B open)1  
20 mA  
1 mA  
1 mA  
500 μA/  
100 μA/ 50 μA  
−40°C to +105°C  
150°C  
−65°C to +150°C  
245°C  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only and functional operation of the device at these or  
any other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
IAB Continuous  
(RAB = 10 kΩ/50 kΩ/100 kΩ)1  
Operating Temperature Range  
Maximum Junction Temperature (TJmax)  
Storage Temperature  
Lead Temperature (Soldering, 10 s – 30 s)  
Thermal Resistance2 θJA  
230°C/W  
1 Maximum terminal current is bounded by the maximum applied voltage  
across any two of the A, B, and W terminals at a given resistance, the  
maximum current handling of the switches, and the maximum power  
dissipation of the package. VDD = 5 V.  
2 Package power dissipation = (TJmax – TA) / θJA  
.
ESD CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on  
the human body and test equipment and can discharge without detection. Although this product features  
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy  
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance  
degradation or loss of functionality.  
Rev. B | Page 5 of 16  
 
 
AD5227  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
CLK  
U/D  
A
1
2
3
4
8
7
6
5
V
DD  
AD5227  
TOP VIEW  
(Not to Scale)  
CS  
B
GND  
W
Figure 5. Pin Configuration  
Table 4. Pin Function Descriptions  
Pin No.  
Mnemonic Description  
1
CLK  
Clock Input. Each clock pulse executes the step-up or step-down of the resistance. The direction is determined  
by the state of the U/D pin. CLK is a negative-edge trigger. Logic high signal can be higher than VDD, but lower  
than 5.5 V.  
2
3
4
5
6
7
8
U/D  
A
GND  
W
B
CS  
VDD  
Up/Down Selections. Logic 1 selects up and Logic 0 selects down. U can be higher than VDD, but lower than 5.5 V.  
Resistor Terminal A. GND ≤ VA ≤ VDD  
.
Common Ground.  
Wiper Terminal W. GND ≤ VW ≤ VDD  
.
Resistor Terminal B. GND ≤ VB ≤ VDD  
.
Chip Select. Active Low. Logic high signal can be higher than VDD, but lower than 5.5 V.  
Positive Power Supply, 2.7 V to 5.5 V.  
Rev. B | Page 6 of 16  
 
AD5227  
TYPICAL PERFORMANCE CHARACTERISTICS  
0.25  
0.25  
0.20  
0.15  
0.10  
0.05  
0
–40°C  
–40°C  
+25°C  
+85°C  
+25°C  
+85°C  
+105°C  
0.20  
+105°C  
0.15  
V
= 5.5V  
V
= 5.5V  
DD  
DD  
0.10  
0.05  
0
–0.05  
–0.10  
–0.15  
–0.20  
–0.25  
–0.05  
–0.10  
–0.15  
–0.20  
–0.25  
0
0
0
8
16  
24  
32  
40  
48  
56  
64  
64  
64  
0
8
16  
24  
32  
40  
48  
56  
64  
CODE (Decimal)  
CODE (Decimal)  
Figure 6. R-INL vs. Code vs. Temperature, VDD = 5 V  
Figure 9. DNL vs. Code vs. Temperature, VDD = 5 V  
0.25  
0.20  
0.15  
0.10  
0.05  
0
0
–0.1  
–0.2  
–0.3  
–0.4  
–0.5  
–0.6  
–0.7  
–0.8  
–0.9  
–40°C  
+25°C  
+85°C  
+105°C  
V
= 5.5V  
DD  
V
= 5.5V  
DD  
–0.05  
–0.10  
–0.15  
–0.20  
–0.25  
V
= 2.7V  
DD  
8
16  
24  
32  
40  
48  
56  
–40  
–20  
0
20  
40  
60  
80  
100  
CODE (Decimal)  
TEMPERATURE (°C)  
Figure 7. R-DNL vs. Code vs. Temperature, VDD = 5 V  
Figure 10. Full-Scale Error vs. Temperature  
0.25  
0.20  
0.15  
0.10  
0.05  
0
1.0  
–40°C  
+25°C  
+85°C  
+105°C  
0.9  
0.8  
0.7  
0.6  
0.5  
0.4  
0.3  
0.2  
0.1  
0
V
= 5.5V  
V
= 2.7V  
DD  
DD  
V
= 5.5V  
DD  
–0.05  
–0.10  
–0.15  
–0.20  
–0.25  
8
16  
24  
32  
40  
48  
56  
–40  
–20  
0
20  
40  
60  
80  
100  
CODE (Decimal)  
TEMPERATURE (°C)  
Figure 8. INL vs. Code, VDD = 5 V  
Figure 11. Zero-Scale Error vs. Temperature  
Rev. B | Page 7 of 16  
 
AD5227  
1
20  
15  
10kΩ  
50kΩ  
100kΩ  
V
= 5.5V  
DD  
V
= 5.5V  
DD  
10  
5
0
–5  
–10  
–15  
–20  
0.1  
–40  
–20  
0
20  
40  
60  
80  
100  
100  
100  
0
8
16  
24  
32  
40  
48  
56  
64  
TEMPERATURE (°C)  
CODE (Decimal)  
Figure 12. Supply Current vs. Temperature  
Figure 15. Rheostat Mode Tempco ΔRWB/ΔT vs. Code  
1
20  
15  
10kΩ  
50kΩ  
100kΩ  
= 5.5V  
V
= 5.5V  
DD  
R
= 100kΩ  
AB  
V
DD  
10  
5
0
R
R
= 50kΩ  
AB  
–5  
–10  
–15  
–20  
= 10kΩ  
AB  
0.1  
–40  
–20  
0
20  
40  
60  
80  
0
8
16  
24  
32  
40  
48  
56  
64  
TEMPERATURE (°C)  
CODE (Decimal)  
Figure 13. Nominal Resistance vs. Temperature  
Figure 16. Potentiometer Mode Tempco ΔRWB/ΔT vs. Code  
REF LEVEL /DIV  
0dB 6.0dB  
MARKER 461 441.868Hz  
MAG (A/R) –8.957dB  
120  
100  
80  
60  
40  
20  
0
6
0
T
= 25°C  
= 5.5V  
V
= 2.7V  
A
DD  
V
V
DD  
= 50mV rms  
A
32 STEPS  
16 STEPS  
8 STEPS  
4 STEPS  
–6  
–12  
–18  
–24  
–30  
–36  
–42  
–48  
–54  
V
= 5.5V  
DD  
2 STEPS  
1 STEP  
–40  
–20  
0
20  
40  
60  
80  
TEMPERATURE (°C)  
1k  
START 1 000.000Hz  
10k  
100k  
1M  
STOP 1 000 000.000Hz  
Figure 14. Wiper Resistance vs. Temperature  
Figure 17. Gain vs. Frequency vs. Code, RAB = 10 kΩ  
Rev. B | Page 8 of 16  
AD5227  
REF LEVEL /DIV  
0dB 6.0dB  
MARKER 100 885.289Hz  
MAG (A/R) –9.060dB  
200  
150  
100  
50  
6
0
T
= 25°C  
A
V
V
= 5.5V  
DD  
= 50mV rms  
A
32 STEPS  
16 STEPS  
–6  
–12  
–18  
–24  
–30  
–36  
–42  
–48  
–54  
8 STEPS  
4 STEPS  
2 STEPS  
1 STEP  
V
= 5V  
DD  
V
= 3V  
DD  
0
10k  
100k  
FREQUENCY (Hz)  
1M  
10M  
1k  
START 1 000.000Hz  
10k  
100k  
1M  
STOP 1 000 000.000Hz  
Figure 18. Gain vs. Frequency vs. Code, RAB = 50 kΩ  
Figure 21. IDD vs. CLK Frequency  
REF LEVEL /DIV  
0dB 6.0dB  
MARKER 52 246.435Hz  
MAG (A/R) –9.139dB  
1.2  
1.0  
0.8  
0.6  
0.4  
0.2  
0
A = OPEN  
6
0
T
= 25°C  
A
T
= 25°C  
A
V
V
= 5.5V  
DD  
= 50mV rms  
A
32 STEPS  
16 STEPS  
–6  
R
= 10kΩ  
AB  
–12  
–18  
–24  
–30  
–36  
–42  
–48  
–54  
8 STEPS  
4 STEPS  
2 STEPS  
1 STEP  
R
= 50kΩ  
AB  
R
= 100kΩ  
AB  
0
8
16  
24  
32  
40  
48  
56  
64  
CODE (Decimal)  
1k  
START 1 000.000Hz  
10k  
100k  
1M  
STOP 1 000 000.000Hz  
Figure 19. Gain vs. Frequency vs. Code, RAB = 100 kΩ  
Figure 22. Maximum IWB vs. Code  
0
–20  
–40  
–60  
VB = 0V  
STEP = MIDSCALE, V = V , V = 0V  
DD  
A
B
VA  
1
STEP N+1  
V
W
STEP N  
V
= 3V DC ±10% p-p AC  
DD  
V
V
V
= 5V  
DD  
2
= 5V  
= 0V  
A
B
V
= 5V DC ±10% p-p AC  
DD  
CH1 2.00V CH2 50.0mV  
M 400ns  
A CH2  
60.0mV  
100  
1k  
10k  
100k  
1M  
T
0.00000s  
FREQUENCY (Hz)  
Figure 23. Step Change Settling Time  
Figure 20. PSRR  
Rev. B | Page 9 of 16  
AD5227  
THEORY OF OPERATION  
The AD5227 is a 64-position 3-terminal digitally controlled  
potentiometer device. It presets to a midscale at system power-  
The end-to-end resistance, RAB, has 64 contact points accessed  
by the wiper terminal, plus the B terminal contact, assuming  
that RWB is used (see Figure 25). Clocking the CLK input steps,  
on. When  
is enabled, changing the resistance settings is  
CS  
R
WB by one step. The direction is determined by the state of  
D
achieved by clocking the CLK pin. It is negative-edge triggered,  
and the direction of stepping is determined by the state of the  
U/ pin. The change of RWB can be determined by the number  
U/ input. When the wiper reaches the maximum or the  
minimum setting, additional CLK pulses do not change the  
wiper setting.  
of clock pulses, provided that the AD5227 has not reached its  
maximum or minimum scale. ΔRWB can, therefore, be  
approximated as  
D
V
DD  
RAB  
ΔRWB = ± CP×  
+ RW  
(1)  
64  
AD5227  
A
where:  
CP is the number of clock pulses.  
CS  
U/D  
6-BIT UP/DOWN  
CONTROL  
LOGIC  
W
B
CLK  
R
AB is the end-to-end resistance.  
R
W is the wiper resistance contributed by the on-resistance of  
GND  
the internal switch.  
POR  
WIPER  
MIDSCALE  
REGISTER  
Since in the lowest end of the resistor string a finite wiper  
resistance is present, care should be taken to limit the current  
flow between W and B in this state to a maximum pulse current  
of no more than 20 mA. Otherwise, degradation or possible  
destruction of the internal switches can occur.  
Figure 24. Functional Block Diagram  
A
R
S
Similar to the mechanical potentiometer, the resistance of the  
RDAC between the Wiper W and Terminal A also produces a  
digitally controlled complementary resistance, RWA. When these  
terminals are used, the B terminal can be opened or shorted to  
W. S i m i l a r l y, Δ R WA can be approximated as  
D0  
D1  
D2  
D3  
D4  
D5  
R
R
S
S
W
B
R
RDAC  
W
RAB  
64  
UP/DOWN  
CTRL AND  
DECODE  
ΔRWA = ±  
(
64 CP  
)
+ RW  
(2)  
R
S
Equations 1 and 2 do not apply when CP = 0.  
R
=
R
/64  
AB  
S
The typical distribution of the resistance tolerance from device  
to device is process lot dependent. It is possible to have 20%  
tolerance.  
Figure 25. AD5227 Equivalent RDAC Circuit  
PROGRAMMING THE DIGITAL POTENTIOMETERS  
Rheostat Operation  
Potentiometer Mode Operation  
If only the W-to-B or W-to-A terminals are used as variable  
resistors, the unused terminal can be opened or shorted with W.  
This operation is called rheostat mode and is shown in Figure 26.  
If all three terminals are used, the operation is called  
potentiometer mode. The most common configuration is the  
voltage divider operation as shown in Figure 27.  
A
A
A
V
I
A
W
W
W
V
C
B
B
B
W
Figure 26. Rheostat Mode Configuration  
B
Figure 27. Potentiometer Mode Configuration  
Rev. B | Page 10 of 16  
 
 
 
 
AD5227  
operating voltages. Voltage present on Terminal A, B, or W that  
exceeds VDD by more than 0.5 V is clamped by the diode and,  
therefore, elevates VDD. There is no polarity constraint between  
VAB, VWA, and VWB, but they cannot be higher than VDD-to-  
GND.  
The change of VWB is known provided that the AD5227 has not  
reached the maximum or minimum scale. If one ignores the  
effect of the wiper resistance, the transfer functions can be  
simplified as  
CP  
ΔVWB = +  
ΔVWB = −  
VA U/ = 1  
(3)  
(4)  
D
POWER-UP AND POWER-DOWN SEQUENCES  
64  
Because of the ESD protection diodes, it is important to power  
on VDD before applying any voltage to Terminals A, B, and W.  
Otherwise, the diodes are forward-biased such that VDD can be  
powered unintentionally and can affect the rest of the system  
circuit. Similarly, VDD should be powered down last. The ideal  
CP  
VA U/ = 0  
D
64  
Unlike rheostat mode operation where the absolute tolerance is  
high, potentiometer mode operation yields an almost ratiometric  
function of CP/64 with a relatively small error contributed by  
the RW term. The tolerance effect is, therefore, almost canceled.  
Although the thin film step resistor, RS, and CMOS switches  
resistance, RW, have very different temperature coefficients, the  
ratiometric adjustment also reduces the overall temperature  
coefficient to 5 ppm/°C except at low value codes where RW  
dominates.  
power-on sequence is in the following order: GND, VDD, VA/B/W  
and digital inputs.  
,
V
DD  
A
W
B
GND  
Potentiometer mode operation includes an op amp gain  
configuration among others. The A, W, and B terminals can be  
input or output terminals and have no polarity constraint  
provided that |VAB|, |VWA|, and |VWB| do not exceed VDD-to-GND.  
Figure 29. Maximum Terminal Voltages Set by VDD and GND  
LAYOUT AND POWER SUPPLY BIASING  
It is a good practice to use compact, minimum lead length  
layout design. The leads to the input should be as direct as  
possible with a minimum conductor length. Ground paths  
should have low resistance and low inductance. It is also good  
practice to bypass the power supplies with quality capacitors.  
Low ESR (equivalent series resistance) 1 μF to 10 μF tantalum  
or electrolytic capacitors should be applied at the supplies to  
minimize any transient disturbance and filter low frequency  
ripple.  
DIGITAL INTERFACE  
The AD5227 contains a 3-wire serial input interface. The three  
inputs are clock (CLK), chip select ( ), and up/down control  
(U/ ). These inputs can be controlled digitally for optimum  
D
speed and flexibility  
CS  
When  
is pulled low, a clock pulse increments or decrements  
CS  
the up/down counter. The direction is determined by the state  
of the U/ pin. When a specific state of the U/ remains, the  
D
D
Figure 30 illustrates the basic supply bypassing configuration  
for the AD5227. The ground pin of the AD5227 is a digital  
ground reference that should be joined to the common ground  
at a single point to minimize the digital ground bounce.  
device continues to change in the same direction under con-  
secutive clocks until it comes to the end of the resistance  
setting. All digital inputs, , CLK, and U/ pins, are protected  
with a series input resistor and a parallel Zener ESD structure as  
shown in Figure 28.  
CS  
D
AD5227  
V
V
DD  
DD  
1kΩ  
+
C2  
10μF  
C1  
0.1μF  
LOGIC  
GND  
Figure 28. Equivalent ESD Protection Digital Pins  
Figure 30. Power Supply Bypassing  
TERMINAL VOLTAGE OPERATION RANGE  
The AD5227 is designed with internal ESD protection diodes  
(Figure 29), but the diodes also set the boundary of the terminal  
Rev. B | Page 11 of 16  
 
 
 
 
AD5227  
APPLICATIONS  
ADJUSTABLE LED DRIVER  
MANUAL CONTROL WITH TOGGLE AND  
PUSHBUTTON SWITCHES  
The AD5227 can be used in many electronics-level adjustments  
such as LED drivers for LCD panel backlight control. Figure 33  
shows an adjustable LED driver. The AD5227 sets the voltage  
across the white LED D1 for the brightness control. Since U2  
handles up to 250 mA, a typical white LED with VF of 3.5 V  
requires a resistor, R1, to limit the U2 current. This circuit is  
simple but not power-efficient, therefore the U2 shutdown pin  
can be toggled with a PWM signal to conserve power.  
The AD5227s simple interface allows it to be used with  
mechanical switches for simple manual operation. The states of  
the  
and U/ can be selected by toggle switches and the CLK  
CS  
D
input can be controlled by a pushbutton switch. Because of the  
numerous bounces due to contact closure, the pushbutton  
switch should be debounced by flip-flops or by the ADM812 as  
shown in Figure 31.  
5V  
C3  
0.1μF  
5V  
AD5227  
5V  
CS  
UP/DOWN  
V+  
C1  
1μF  
C2  
U1  
0.1μF  
AD5227  
U/D  
U2  
AD8591  
V
DD  
V
CC  
A
R1  
W
MR RESET  
ADM812  
GND  
CLK  
SD 6Ω  
CS  
+
INCREMENT  
10kΩ  
B
WHITE  
LED  
D1  
V–  
CLK  
U/D  
GND  
Figure 31. Manual Push Button Up/Down Control  
PWM  
MANUAL CONTROL WITH ROTARY ENCODER  
Figure 33. Low Cost Adjustable LED Driver  
Figure 32 shows another way of using AD5227 to emulate  
mechanical potentiometer in a rotary knob operation. The  
rotary encoder U1 has a C ground terminal and two out-of-  
phase signals, A and B. When U1 is turned clockwise, a pulse  
generated from the B terminal leads a pulse generated from the  
A terminal and vice versa. Signals A and B of U1 pass through a  
quadrature decoder U2 that translates the phase difference  
between A and B of U1 into compatible inputs for U3 AD5227.  
Therefore, when B leads A (clockwise), U2 provides the AD5227  
ADJUSTABLE CURRENT SOURCE FOR LED DRIVER  
Since LED brightness is a function of current rather than  
forward voltage, an adjustable current source is preferred over a  
voltage source as shown in Figure 34.  
V
V
OUT  
5V  
IN  
U2  
AD5227  
U1  
ADP3333  
ARM-1.5  
5V  
V
DD  
SD  
B
with a logic high U/ signal, and vice versa. U2 also filters  
GND  
D
W
CS  
noise, jitter, and other transients as well as debouncing the  
contact bounces generated by U1.  
CLK  
U/D  
10kΩ  
A
PWM  
GND  
R
SET  
0.1Ω  
5V  
R1  
418kΩ  
5V  
QUADRATURE  
DECODER  
DIGITAL  
R1  
R2  
POTENTIOMETER  
10kΩ 10kΩ  
A1  
V+  
U2  
LS7084  
U3  
AD5227  
R3  
10kΩ  
U3  
AD8591  
1
2
3
4
8
7
6
5
1
2
3
4
8
7
6
5
RBIAS  
CLK  
CLK  
V
DD  
U1  
ROTARY  
ENCODER  
V
U/D  
U/D  
A1  
CS  
B1  
DD  
+
VL  
V–  
B
C
A
D1  
VSS  
A
X4/X1  
B
B1  
ID  
W1  
W1  
GND  
RE11CT-V1Y12-EF2CS  
Figure 34. Adjustable Current Source for LED Driver  
The load current can be found as the VWB of the AD5227  
divided by RSET  
.
Figure 32. Manual Rotary Control  
VWB  
(5)  
ID =  
RSET  
Rev. B | Page 12 of 16  
 
 
 
 
 
 
AD5227  
AUTOMATIC LCD PANEL BACKLIGHT CONTROL  
The U1 ADP3333ARM-1.5 is a 1.5 V LDO that is lifted above  
or lowered below 0 V. When VWB of the AD5227 is at minimum,  
there is no current through D1, so the GND pin of U1 would be  
at −1.5 V if U3 were biased with the dual supplies. As a result,  
some of the U2 low resistance steps have no effect on the output  
until the U1 GND pin is lifted above 0 V. When VWB of the  
AD5227 is at its maximum, VOUT becomes VL + VAB, so the U1  
supply voltage must be biased with adequate headroom.  
With the addition of a photocell sensor, an automatic brightness  
control can be achieved. As shown in Figure 36, the resistance  
of the photocell changes linearly but inversely with the light  
output. The brighter the light output, the lower the photocell  
resistance and vice versa. The AD5227 sets the voltage level that  
is gained up by U2 to drive N1 to a desirable brightness. With the  
photocell acting as the variable feedback resistor, the change in  
the light output changes the R2 resistance, therefore causing U2  
to drive N1 accordingly to regulate the output. This simple low  
cost implementation of the LED controller can compensate for  
the temperature and aging effects typically found in high power  
LEDs. Similarly, for power efficiency, a PWM signal can be  
applied at the gate of N2 to switch the LED on and off without  
any noticeable effect.  
Similarly, a PWM signal can be applied at the U1 shutdown pin  
for power efficiency. This circuit works well for a single LED.  
ADJUSTABLE HIGH POWER LED DRIVER  
Figure 35 shows a circuit that can drive three to four high power  
LEDs. ADP1610 is an adjustable boost regulator that provides  
the voltage headroom and current for the LEDs. The AD5227  
and the op amp form an average gain of 12 feedback network  
that servos the RSET voltage and ADP1610s FB pin 1.2 V band  
gap reference voltage. As the loop is set, the voltage across RSET  
is regulated around 0.1 V and adjusted by the digital  
potentiometer.  
5V  
5V  
R2  
PHOTOCELL  
D1  
R1  
1kΩ  
WHITE  
LED  
5V  
C3  
5V  
0.1μF  
V+  
C1  
1μF  
C2  
VR  
U1  
SET  
N1  
(6)  
0.1μF  
ILED  
=
AD5227  
RSET  
U2  
AD8591  
V
DD  
A
2N7002  
W
CS  
+
R
SET should be small enough to conserve power but large  
SD  
10kΩ  
B
V–  
CLK  
U/D  
enough to limit maximum LED current. R3 should also be used  
in parallel with AD5227 to limit the LED current within an  
achievable range. A wider current adjustment range is possible  
by lowering the R2 to R1 ratio, as well as changing R3  
accordingly.  
GND  
PWM  
Figure 36. Automatic LCD Panel Backlight Control  
6-BIT CONTROLLER  
5V  
C2  
10μF  
The AD5227 can form a simple 6-bit controller with a clock  
generator, a comparator, and some output components. Figure 37  
shows a generic 6-bit controller with a comparator that first  
compares the sampling output with the reference level and  
outputs either a high or low level to the AD5227 U/ pin. The  
AD5227 then changes step at every clock cycle in the direction  
IN  
R4  
13.5kΩ  
L1  
U2  
ADP1610  
SD  
10μF  
PWM  
1.2V  
SW  
V
OUT  
C3  
10μF  
FB  
D1  
COMP  
D
R
C
SS  
RT GND  
100kΩ  
C
C
D2  
indicated by the U/ state. Although this circuit is not as elegant  
D
390pF  
C
SS  
10nF  
D3  
D4  
as the one shown in Figure 36, it is self-contained, very easy to  
design, and can adapt to various applications.  
C8  
0.1μF  
5V  
U3  
5V  
U1  
AD5227  
V+  
+
V
DD  
AD8541  
V–  
CLK  
U/D  
R
0.25Ω  
SET  
U3  
AD8531  
OUTPUT  
U1  
R2  
B
U1  
CS  
GND  
L1–SLF6025-100M1R0  
D1–MBR0520LT1  
AD5227  
+
W
R1  
100Ω  
OP AMP  
1.1kΩ  
B
A
10kΩ  
SAMPLING_OUTPUT  
REF  
U2  
COMPARATOR  
R3  
200Ω  
+
Figure 35. Adjustable Current Source for LEDs in Series  
Figure 37. 6-Bit Controller  
Rev. B | Page 13 of 16  
 
 
 
 
AD5227  
3.50  
3.49  
3.48  
3.47  
3.46  
3.45  
3.44  
3.43  
3.42  
3.41  
3.40  
CONSTANT BIAS WITH SUPPLY TO  
RETAIN RESISTANCE SETTING  
T
= 25°C  
A
Users who consider EEMEM potentiometers but cannot justify  
the additional cost and programming for their designs can con-  
sider constantly biasing the AD5227 with the supply to retain  
the resistance setting as shown in Figure 38. The AD5227 is  
designed specifically with low power to allow power conservation  
even in battery-operated systems. As shown in Figure 39, a  
similar low power digital potentiometer is biased with a 3.4 V  
450 mA/hour Li-Ion cell phone battery. The measurement shows  
that the device drains negligible power. Constantly biasing the  
potentiometer is a practical approach because most portable  
devices do not require detachable batteries for charging.  
Although the resistance setting of the AD5227 is lost when the  
battery needs to be replaced, this event occurs so infrequently  
that the inconvenience is minimal for most applications.  
0
2
4
6
8
10  
12  
DAYS  
Figure 39. Battery Consumption Measurement  
V
DD  
U1  
U2  
U3  
SW1  
+
AD5227  
V
V
DD  
DD  
V
DD  
COMPONENT X  
GND  
COMPONENT Y  
GND  
GND  
GND  
Figure 38. Constant Bias AD5227 for Resistance Retention  
Rev. B | Page 14 of 16  
 
 
 
AD5227  
OUTLINE DIMENSIONS  
2.90 BSC  
8
1
7
2
6
3
5
4
1.60 BSC  
2.80 BSC  
PIN 1  
INDICATOR  
0.65 BSC  
1.95  
BSC  
*
0.90  
0.87  
0.84  
*
0.20  
0.08  
1.00 MAX  
0.60  
0.45  
0.30  
8°  
4°  
0°  
0.38  
0.22  
0.10 MAX  
SEATING  
PLANE  
*
COMPLIANT TO JEDEC STANDARDS MO-193-BA WITH  
THE EXCEPTION OF PACKAGE HEIGHT AND THICKNESS.  
Figure 40. 8-Lead Thin Small Outline Transistor Package [TSOT]  
(UJ-8)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model  
RAB1(kΩ) Temperature Range Package Description Package Option Ordering Quantity Branding  
AD5227BUJZ10-RL72  
AD5227BUJZ10-R22  
AD5227BUJZ50-RL72  
AD5227BUJZ50-R22  
10  
10  
50  
50  
−40°C to +105°C  
−40°C to +105°C  
−40°C to +105°C  
−40°C to +105°C  
−40°C to +105°C  
−40°C to +105°C  
8-Lead TSOT  
8-Lead TSOT  
8-Lead TSOT  
8-Lead TSOT  
8-Lead TSOT  
8-Lead TSOT  
Evaluation Board  
UJ-8  
UJ-8  
UJ-8  
UJ-8  
UJ-8  
UJ-8  
3000  
250  
3000  
250  
3000  
250  
1
D3G  
D3G  
D3H  
D3H  
D3J  
AD5227BUJZ100-RL72 100  
AD5227BUJZ100-R22  
AD5227EVAL  
100  
10  
D3J  
1 The end-to-end resistance RAB is available in 10 kΩ, 50 kΩ, and 100 kΩ versions. The final three characters of the part number determine the nominal resistance value,  
for example, 10 kΩ = 10.  
2 Z = RoHS Compliant Part.  
Rev. B | Page 15 of 16  
 
 
AD5227  
NOTES  
© 2004–2009 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D04419–0–5/09(B)  
Rev. B | Page 16 of 16  
 
 

相关型号:

AD5227BUJZ10-RL7

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ10-RL72

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ100

64-Position Up/DownControl Digital Potentiometer
ADI

AD5227BUJZ100-R2

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ100-R22

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ100-R7

IC 100K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 64 POSITIONS, PDSO8, 2.9 X 3 MM, TSOT-23, 8 PIN, Digital Potentiometer
ADI

AD5227BUJZ100-RL7

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ100-RL72

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ50

IC 50K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 64 POSITIONS, PDSO8, 2.9 X 3 MM, TSOT-23, 8 PIN, Digital Potentiometer
ADI

AD5227BUJZ50-R2

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ50-R22

64-Position Up/Down Control Digital Potentiometer
ADI

AD5227BUJZ50-R7

IC 50K DIGITAL POTENTIOMETER, INCREMENT/DECREMENT CONTROL INTERFACE, 64 POSITIONS, PDSO8, 2.9 X 3 MM, TSOT-23, 8 PIN, Digital Potentiometer
ADI