ADUM141D1BRWZ [ADI]
3.0 kV RMS/3.75 kV RMS Quad Digital Isolators;型号: | ADUM141D1BRWZ |
厂家: | ADI |
描述: | 3.0 kV RMS/3.75 kV RMS Quad Digital Isolators 光电二极管 |
文件: | 总27页 (文件大小:693K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
3.0 kV RMS/3.75 kV RMS
Quad Digital Isolators
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
FEATURES
FUNCTIONAL BLOCK DIAGRAMS
High common-mode transient immunity: 100 kV/μs
High robustness to radiated and conducted noise
Low propagation delay
ADuM140D/ADuM140E
1
2
3
16
15
14
V
V
DD2
DD1
GND
GND
2
1
IA
IB
IC
ID
ENCODE
ENCODE
ENCODE
ENCODE
DECODE
DECODE
DECODE
DECODE
V
V
V
V
V
V
V
OA
OB
OC
13 ns maximum for 5 V operation
4
5
13
12
15 ns maximum for 1.8 V operation
150 Mbps maximum guaranteed data rate
Safety and regulatory approvals (pending)
UL recognition
V
11 OD
6
7
8
NIC/V
10
9
DISABLE /NIC
E2
1
GND
GND
2
1
3000 V rms/3750 V rms for 1 minute per UL 1577
CSA Component Acceptance Notice 5A
VDE certificate of conformity
NOTES
1. NIC = NO INTERNAL CONNECTION. LEAVE THIS PIN FLOATING.
2. PIN 7 IS DISABLE AND PIN 10 IS NIC FOR THE ADuM140D, AND
1
PIN 7 IS NIC AND PIN 10 IS V FOR THE ADuM140E.
E2
DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
Figure 1. ADuM140D/ADuM140E Functional Block Diagram
V
IORM = 849 V peak
CQC certification per GB4943.1-2011
Backward compatibility
ADuM140E1/ADuM141E1/ADuM142E1 pin-compatible
with ADuM1400/ADuM1401/ADuM1402
Low dynamic power consumption
1.8 V to 5 V level translation
ADuM141D/ADuM141E
1
2
3
16
15
14
V
V
DD2
DD1
GND
GND
2
1
IA
IB
IC
ENCODE
ENCODE
ENCODE
DECODE
DECODE
DECODE
DECODE
ENCODE
V
V
V
V
V
V
OA
OB
OC
4
5
13
12
V
V
11 ID
OD
6
7
8
High temperature operation: 125°C
Fail-safe high or low options
DISABLE /V
10
9
DISABLE /V
2
E2
1
E1
GND
GND
2
1
16-lead, RoHS compliant, SOIC package
NOTES
1. PIN 7 IS DISABLE AND PIN 10 IS DISABLE FOR THE ADuM141D,
1
2
APPLICATIONS
AND PIN 7 IS V AND PIN 10 IS V FOR THE ADuM141E.
E1
E2
General-purpose multichannel isolation
Serial peripheral interface (SPI)/data converter isolation
Industrial field bus isolation
Figure 2. ADuM141D/ADuM141E Functional Block Diagram
ADuM142D/ADuM142E
1
2
3
16
15
14
V
V
DD2
DD1
GND
GND
2
GENERAL DESCRIPTION
1
IA
IB
ENCODE
ENCODE
DECODE
DECODE
DECODE
DECODE
ENCODE
ENCODE
V
V
V
V
V
OA
OB
IC
The ADuM140D/ADuM140E/ADuM141D/ADuM141E/
ADuM142D/ADuM142E1 are quad-channel digital isolators
based on Analog Devices, Inc., iCoupler® technology. Combining
high speed, complementary metal-oxide semiconductor (CMOS)
and monolithic air core transformer technology, these isolation
components provide outstanding performance characteristics
superior to alternatives such as optocoupler devices and other
integrated couplers. The maximum propagation delay is 13 ns
with a pulse width distortion of less than 3 ns at 5 V operation.
Channel matching is tight at 3.0 ns maximum.
4
5
13
12
V
OC
OD
V
V
11 ID
6
7
8
DISABLE /V
10
9
DISABLE /V
2
E2
1
E1
GND
GND
2
1
NOTES
1. PIN 7 IS DISABLE AND PIN 10 IS DISABLE FOR THE ADuM142D,
1
2
AND PIN 7 IS V AND PIN 10 IS V FOR THE ADuM142E.
E1
E2
Figure 3. ADuM142D/ADuM142E Functional Block Diagram
Unlike other optocoupler alternatives, dc correctness is ensured
in the absence of input logic transitions. Two different fail-safe
options are available, by which the outputs transition to a pre-
determined state when the input power supply is not applied or the
inputs are disabled. The ADuM140E1/ADuM141E1/ADuM142E1
are pin-compatible with the ADuM1400/ADuM1401/ADuM1402.
The ADuM140D/ADuM140E/ADuM141D/ADuM141E/
ADuM142D/ADuM142E data channels are independent and
are available in a variety of configurations with a withstand
voltage rating of 3.0 kV rms or 3.75 kV rms (see the Ordering
Guide). The devices operate with the supply voltage on either side
ranging from 1.8 V to 5 V, providing compatibility with lower
voltage systems as well as enabling voltage translation functionality
across the isolation barrier.
1 Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329.
Other patents are pending.
Rev. B
Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registeredtrademarks arethe property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Technical Support
©2015 Analog Devices, Inc. All rights reserved.
www.analog.com
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
TABLE OF CONTENTS
Data Sheet
Features .............................................................................................. 1
Applications....................................................................................... 1
General Description......................................................................... 1
Functional Block Diagrams............................................................. 1
Revision History ............................................................................... 2
Specifications..................................................................................... 3
Electrical Characteristics—5 V Operation ............................... 3
Electrical Characteristics—3.3 V Operation ............................ 5
Electrical Characteristics—2.5 V Operation ............................ 7
Electrical Characteristics—1.8 V Operation ............................ 9
Insulation and Safety Related Specifications .......................... 11
Package Characteristics ............................................................. 11
Regulatory Information............................................................. 12
Recommended Operating Conditions .................................... 14
Absolute Maximum Ratings ......................................................... 15
ESD Caution................................................................................ 15
Truth Tables ................................................................................ 16
Pin Configurations and Function Descriptions......................... 17
Typical Performance Characteristics ........................................... 20
Applications Information.............................................................. 22
Overview ..................................................................................... 22
Printed Circuit Board (PCB) Layout ....................................... 22
Propagation Delay Related Parameters ................................... 23
Jitter Measurement..................................................................... 23
Insulation Lifetime..................................................................... 23
Outline Dimensions....................................................................... 25
Ordering Guide .......................................................................... 26
DIN V VDE V 0884-10 (VDE V 0884-10) Insulation
Characteristics ............................................................................ 13
REVISION HISTORY
11/15—Rev. A to Rev. B
9/15—Rev. 0 to Rev. A
Added 16-Lead, Narrow Body SOIC Package ................Universal
Changes to Title, Features Section, and General Description
Section................................................................................................ 1
Changes to Table 1............................................................................ 3
Changes to Table 3............................................................................ 5
Changes to Table 5............................................................................ 7
Changes to Table 7............................................................................ 9
Added Table 9; Renumbered Sequentially .................................. 11
Changes to Table 10 and Table 11 ................................................ 11
Changes to Regulator Information Section................................. 12
Changes to Table 12........................................................................ 12
Added Table 13 ............................................................................... 12
Changes to Table 14........................................................................ 13
Added Table 15 and Figure 4; Renumbered Sequentially ......... 14
Changes to Figure 5 Caption......................................................... 14
Changes to Endnote 3, Table 17, and Table 19 Title .................. 15
Added Table 18 ............................................................................... 15
Changes to Surface Tracking Section........................................... 23
Changes to Calculation and Use of Parameters Example
Added ADuM141D/ADuM141E.....................................Universal
Added ADuM142D/ADuM142E.....................................Universal
Changes to Features and Figure 1 ...................................................1
Delete Figure 2; Renumbered Sequentially....................................1
Added Figure 2 and Figure 3; Renumbered Sequentially ............1
Changes to Table 1.............................................................................3
Changes to Table 2.............................................................................4
Changes to Table 3.............................................................................5
Changes to Table 4.............................................................................6
Changes to Table 5.............................................................................7
Change to Table 6 ..............................................................................8
Changes to Table 7.............................................................................9
Changes to Table 8.......................................................................... 10
Changes to Table 11 ....................................................................... 11
Changes to Table 12 ....................................................................... 12
Changes Table 15............................................................................ 13
Changes to Table 17 ....................................................................... 14
Added Figure 7, Figure 8, and Table 19; Renumbered
Sequentially ..................................................................................... 16
Added Figure 9, Figure 10, and Table 20..................................... 16
Added Figure 13 and Figure 16 .................................................... 18
Changes to Figure 17 and Figure 18 ............................................ 19
Changes to Overview Section and Figure 19.............................. 20
Updated Outline Dimensions....................................................... 23
Changes to Ordering Guide.......................................................... 23
Section.............................................................................................. 24
Updated Outline Dimensions....................................................... 25
Changes to Ordering Guide .......................................................... 26
4/15—Revision 0: Initial Version
Rev. B | Page 2 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
SPECIFICATIONS
ELECTRICAL CHARACTERISTICS—5 V OPERATION
All typical specifications are at TA = 25°C, VDD1 = VDD2 = 5 V. Minimum/maximum specifications apply over the entire recommended
operation range of 4.5 V ≤ VDD1 ≤ 5.5 V, 4.5 V ≤ VDD2 ≤ 5.5 V, and −40°C ≤ TA ≤ +125°C, unless otherwise noted. Switching specifications
are tested with CL = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.
Table 1.
Parameter
Symbol Min
Typ
Max
Unit
Test Conditions/Comments
SWITCHING SPECIFICATIONS
Pulse Width
PW
6.6
150
4.8
ns
Mbps
ns
ns
ps/°C
ns
Within pulse width distortion (PWD) limit
Within PWD limit
50% input to 50% output
Data Rate1
Propagation Delay
Pulse Width Distortion
Change vs. Temperature
Propagation Delay Skew
tPHL, tPLH
PWD
7.2
0.5
1.5
13
3
|tPLH − tPHL|
tPSK
6.1
Between any two units at the
same temperature, voltage, and load
Channel Matching
Codirectional
Opposing Direction
Jitter
tPSKCD
tPSKOD
0.5
0.5
490
70
3.0
3.0
ns
ns
ps p-p
ps rms
See the Jitter Measurement section
See the Jitter Measurement section
DC SPECIFICATIONS
Input Threshold Voltage
Logic High
VIH
VIL
0.7 × VDDx
V
V
Logic Low
0.3 × VDDx
Output Voltage
Logic High
3
VOH
VDDx − 0.1 VDDx
VDDx − 0.4 VDDx
0.2
V
V
IOx2 = −20 μA, VIx = VIxH
3
−
IOx2 = −4 mA, VIx = VIxH
4
Logic Low
VOL
0.0
0.2
0.1
0.4
V
V
IOx2 = 20 μA, VIx = VIxL
4
IOx2 = 4 mA, VIx = VIxL
Input Current per Channel
II
−10
−10
+0.01
−3
9
+10
μA
μA
μA
μA
0 V ≤ VIx ≤ VDDx
VE2 = 0 V
DISABLE1 = VDDx
0 V ≤ VOx ≤ VDDx
VE2 Enable Input Pull-Up Current
DISABLE1 Input Pull-Down Current
Tristate Output Current per Channel
Quiescent Supply Current
IPU
IPD
IOZ
15
+10
−10
+0.01
ADuM140D/ADuM140E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.2
2.0
12.0
2.0
2.2
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
2.72
20.0
2.92
ADuM141D/ADuM141E
ADuM142D/ADuM142E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.6
1.9
10.0
6.0
2.46
2.62
17.0
10.0
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.6
1.6
7.2
8.4
2.46
2.46
11.5
11.5
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
Dynamic Supply Current
Dynamic Input
Dynamic Output
IDDI (D)
IDDO (D)
0.01
0.02
mA/Mbps Inputs switching, 50% duty cycle
mA/Mbps Inputs switching, 50% duty cycle
Rev. B | Page 3 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
Parameter
Symbol Min
UVLO
VDDxUV+
VDDxUV−
VDDxUVH
Typ
Max
Unit
Test Conditions/Comments
Undervoltage Lockout
Positive VDDx Threshold
Negative VDDx Threshold
VDDx Hysteresis
1.6
1.5
0.1
V
V
V
AC SPECIFICATIONS
Output Rise/Fall Time
tR/tF
2.5
ns
10% to 90%
Common-Mode Transient
Immunity7
|CMH|
75
75
100
kV/µs
VIx = VDDx, VCM = 1000 V,
transient magnitude = 800 V
VIx = 0 V, VCM = 1000 V,
|CML|
100
kV/µs
transient magnitude = 800 V
1 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible.
2 IOx is the Channel x output current, where x = A, B, C, or D.
3 VIxH is the input side logic high.
4 VIxL is the input side logic low.
5 VI is the voltage input.
6 E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1
models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section.
7 |CMH| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (VO) > 0.8 VDDx. |CML| is the maximum common-
mode voltage slew rate that can be sustained while maintaining VO > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode
voltage edges.
Table 2. Total Supply Current vs. Data Throughput
1 Mbps
Typ
25 Mbps
Typ
100 Mbps
Typ
Parameter
Symbol
Min
Max
Min
Max
Min
Max
Unit
SUPPLY CURRENT
ADuM140D/ADuM140E
Supply Current Side 1
Supply Current Side 2
ADuM141D/ADuM141E
Supply Current Side 1
Supply Current Side 2
ADuM142D/ADuM142E
Supply Current Side 1
Supply Current Side 2
IDD1
IDD2
6.8
2.1
10
3.7
7.8
3.9
12
5.7
11.8
9.2
17.4
13
mA
mA
IDD1
IDD2
5.8
4.0
10.3
6.85
7.0
5.5
10.9
8.5
11.4
10.3
15.9
14.0
mA
mA
IDD1
IDD2
4.3
5.3
7.7
8.7
6.0
6.7
9.3
10.1
10.3
11.0
14.2
14.9
mA
mA
Rev. B | Page 4 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
ELECTRICAL CHARACTERISTICS—3.3 V OPERATION
All typical specifications are at TA = 25°C, VDD1 = VDD2 = 3.3 V. Minimum/maximum specifications apply over the entire recommended
operation range: 3.0 V ≤ VDD1 ≤ 3.6 V, 3.0 V ≤ VDD2 ≤ 3.6 V, and −40°C ≤ TA ≤ +125°C, unless otherwise noted. Switching specifications
are tested with CL = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.
Table 3.
Parameter
Symbol Min
Typ
Max
Unit
Test Conditions/Comments
SWITCHING SPECIFICATIONS
Pulse Width
PW
6.6
150
4.8
ns
Mbps
ns
ns
ps/°C
ns
Within PWD limit
Within PWD limit
50% input to 50% output
|tPLH − tPHL|
Data Rate1
Propagation Delay
Pulse Width Distortion
Change vs. Temperature
Propagation Delay Skew
tPHL, tPLH
PWD
6.8
0.7
1.5
14
3
tPSK
7.5
Between any two units at the same
temperature, voltage, and load
Channel Matching
Codirectional
Opposing Direction
Jitter
tPSKCD
tPSKOD
0.7
0.7
580
120
3.0
3.0
ns
ns
ps p-p
ps rms
See the Jitter Measurement section
See the Jitter Measurement section
DC SPECIFICATIONS
Input Threshold Voltage
Logic High
VIH
VIL
0.7 × VDDx
V
V
Logic Low
0.3 × VDDx
Output Voltage
Logic High
3
VOH
VOL
VDDx − 0.1 VDDx
VDDx − 0.4 VDDx − 0.2
V
V
V
V
IOx2 = −20 μA, VIx = VIxH
3
IOx2 = −2 mA, VIx = VIxH
4
Logic Low
0.0
0.2
0.1
0.4
IOx2 = 20 μA, VIx = VIxL
4
IOx2 = 2 mA, VIx = VIxL
Input Current per Channel
II
−10
−10
+0.01
−3
9
+10
μA
μA
μA
μA
0 V ≤ VIx ≤ VDDx
VE2 = 0 V
DISABLE1 = VDDx
0 V ≤ VOx ≤ VDDx
VE2 Enable Input Pull-Up Current
DISABLE1 Input Pull-Down Current
Tristate Output Current per Channel
Quiescent Supply Current
IPU
IPD
IOZ
15
+10
−10
+0.01
ADuM140D/ADuM140E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.2
2.0
12.0
2.0
2.12
2.68
19.6
2.8
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
ADuM141D/ADuM141E
ADuM142D/ADuM142E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.5
1.8
9.8
5.7
2.36
2.52
16.7
9.7
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.6
1.6
7.2
8.4
2.4
2.4
11.2
11.2
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
Rev. B | Page 5 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
Parameter
Symbol Min
Typ
Max
Unit
Test Conditions/Comments
Dynamic Supply Current
Dynamic Input
Dynamic Output
Undervoltage Lockout
Positive VDDx Threshold
Negative VDDx Threshold
VDDx Hysteresis
IDDI (D)
0.01
0.01
mA/Mbps Inputs switching, 50% duty cycle
mA/Mbps Inputs switching, 50% duty cycle
IDDO (D)
UVLO
VDDxUV+
VDDxUV−
VDDxUVH
1.6
1.5
0.1
V
V
V
AC SPECIFICATIONS
Output Rise/Fall Time
tR/tF
2.5
100
ns
kV/µs
10% to 90%
VIx = VDDx, VCM = 1000 V,
transient magnitude = 800 V
VIx = 0 V, VCM = 1000 V,
Common-Mode Transient Immunity7 |CMH|
75
75
|CML|
100
kV/µs
transient magnitude = 800 V
1 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible.
2 IOx is the Channel x output current, where x = A, B, C, or D.
3 VIxH is the input side logic high.
4 VIxL is the input side logic low.
5 VI is the voltage input.
6 E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1
models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section.
7 |CMH| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (VO) > 0.8 VDDx. |CML| is the maximum common-
mode voltage slew rate that can be sustained while maintaining VO > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode
voltage edges.
Table 4. Total Supply Current vs. Data Throughput
1 Mbps
Typ
25 Mbps
Typ
100 Mbps
Typ
Parameter
Symbol
Min
Max
Min
Max
Min
Max
Unit
SUPPLY CURRENT
ADuM140D/ADuM140E
Supply Current Side 1
Supply Current Side 2
ADuM141D/ADuM141E
Supply Current Side 1
Supply Current Side 2
ADuM142D/ADuM142E
Supply Current Side 1
Supply Current Side 2
IDD1
IDD2
6.6
2.0
9.8
3.7
7.4
3.5
11.2
5.5
10.7
8.2
15.9
11.6
mA
mA
IDD1
IDD2
5.65
3.9
10.1
6.65
6.65
5.2
10.5
8.0
10.4
9.4
14.9
12.8
mA
mA
IDD1
IDD2
4.3
5.0
7.7
8.4
5.6
6.2
9.0
9.6
9.1
9.8
13
13.7
mA
mA
Rev. B | Page 6 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
ELECTRICAL CHARACTERISTICS—2.5 V OPERATION
All typical specifications are at TA = 25°C, VDD1 = VDD2 = 2.5 V. Minimum/maximum specifications apply over the entire recommended
operation range: 2.25 V ≤ VDD1 ≤ 2.75 V, 2.25 V ≤ VDD2 ≤ 2.75 V, −40°C ≤ TA ≤ +125°C, unless otherwise noted. Switching specifications
are tested with CL = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.
Table 5.
Parameter
Symbol Min
Typ
Max
Unit
Test Conditions/Comments
SWITCHING SPECIFICATIONS
Pulse Width
PW
6.6
150
5.0
ns
Mbps
ns
ns
ps/°C
ns
Within PWD limit
Within PWD limit
50% input to 50% output
|tPLH − tPHL|
Data Rate1
Propagation Delay
Pulse Width Distortion
Change vs. Temperature
Propagation Delay Skew
tPHL, tPLH
PWD
7.0
0.7
1.5
14
3
tPSK
6.8
Between any two units at the same
temperature, voltage, and load
Channel Matching
Codirectional
Opposing Direction
Jitter
tPSKCD
tPSKOD
0.7
0.7
800
190
3.0
3.0
ns
ns
ps p-p
ps rms
See the Jitter Measurement section
See the Jitter Measurement section
DC SPECIFICATIONS
Input Threshold Voltage
Logic High
Logic Low
Output Voltage
Logic High
VIH
VIL
0.7 × VDDx
VDDx − 0.1
V
V
0.3 × VDDx
3
VOH
VOL
VDDx
V
V
V
V
IOx2 = −20 μA, VIx = VIxH
3
VDDx − 0.4 VDDx − 0.2
IOx2 = −2 mA, VIx = VIxH
4
Logic Low
0.0
0.2
0.1
0.4
IOx2 = 20 μA, VIx = VIxL
4
IOx2 = 2 mA, VIx = VIxL
Input Current per Channel
II
−10
−10
+0.01
−3
9
+10
μA
μA
μA
μA
0 V ≤ VIx ≤ VDDx
VE2 = 0 V
DISABLE1 = VDDx
0 V ≤ VOx ≤ VDDx
VE2 Enable Input Pull-Up Current
DISABLE1 Input Pull-Down Current
Tristate Output Current per Channel
Quiescent Supply Current
IPU
IPD
IOZ
15
+10
−10
+0.01
ADuM140D/ADuM140E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.2
2.0
1.2
2.0
2.0
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
2.64
19.6
2.76
ADuM141D/ADuM141E
ADuM142D/ADuM142E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.46
1.75
9.7
2.32
2.47
16.6
9.67
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
5.67
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.6
1.6
7.2
8.4
2.32
2.32
11.2
11.2
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
Dynamic Supply Current
Dynamic Input
Dynamic Output
IDDI (D)
IDDO (D)
0.01
0.01
mA/Mbps Inputs switching, 50% duty cycle
mA/Mbps Inputs switching, 50% duty cycle
Rev. B | Page 7 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
Parameter
Symbol Min
Typ
Max
Unit
Test Conditions/Comments
Undervoltage Lockout
Positive VDDx Threshold
Negative VDDx Threshold
VDDx Hysteresis
VDDxUV+
VDDxUV−
VDDxUVH
1.6
1.5
0.1
V
V
V
AC SPECIFICATIONS
Output Rise/Fall Time
Common-Mode Transient Immunity7
tR/tF
|CMH|
2.5
100
ns
kV/µs
10% to 90%
VIx = VDDx, VCM = 1000 V,
transient magnitude = 800 V
VIx = 0 V, VCM = 1000 V,
75
75
|CML|
100
kV/µs
transient magnitude = 800 V
1 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible.
2 IOx is the Channel x output current, where x = A, B, C, or D.
3 VIxH is the input side logic high.
4 VIxL is the input side logic low.
5 VI is the voltage input.
6 E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1
models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section.
7 |CMH| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (VO) > 0.8 VDDx. |CML| is the maximum common-
mode voltage slew rate that can be sustained while maintaining VO > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode
voltage edges.
Table 6. Total Supply Current vs. Data Throughput
1 Mbps
Typ
25 Mbps
Typ
100 Mbps
Typ
Parameter
Symbol
Min
Max
Min
Max
Min
Max
Unit
SUPPLY CURRENT
ADuM140D/ADuM140E
Supply Current Side 1
Supply Current Side 2
ADuM141D/ADuM141E
Supply Current Side 1
Supply Current Side 2
ADuM142D/ADuM142E
Supply Current Side 1
Supply Current Side 2
IDD1
IDD2
6.5
2.0
9.8
3.6
7.3
3.3
11.1
5.2
10.4
7.3
15.5
10.2
mA
mA
IDD1
IDD2
5.6
3.8
10.0
6.55
6.4
4.8
10.4
7.7
9.7
8.3
14.5
11.5
mA
mA
IDD1
IDD2
4.3
5.0
7.7
8.4
5.4
6.1
8.8
9.5
8.8
9.5
12.7
13.4
mA
mA
Rev. B | Page 8 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
ELECTRICAL CHARACTERISTICS—1.8 V OPERATION
All typical specifications are at TA = 25°C, VDD1 = VDD2 = 1.8 V. Minimum/maximum specifications apply over the entire recommended
operation range: 1.7 V ≤ VDD1 ≤ 1.9 V, 1.7 V ≤ VDD2 ≤ 1.9 V, and −40°C ≤ TA ≤ +125°C, unless otherwise noted. Switching specifications
are tested with CL = 15 pF and CMOS signal levels, unless otherwise noted. Supply currents are specified with 50% duty cycle signals.
Table 7.
Parameter
Symbol Min
Typ
Max
Unit
Test Conditions/Comments
SWITCHING SPECIFICATIONS
Pulse Width
PW
6.6
150
5.8
ns
Mbps
ns
ns
ps/°C
ns
Within PWD limit
Within PWD limit
50% input to 50% output
|tPLH − tPHL|
Data Rate1
Propagation Delay
Pulse Width Distortion
Change vs. Temperature
Propagation Delay Skew
tPHL, tPLH
PWD
8.7
0.7
1.5
15
3
tPSK
7.0
Between any two units at the same
temperature, voltage, and load
Channel Matching
Codirectional
Opposing Direction
Jitter
tPSKCD
tPSKOD
0.7
0.7
470
70
3.0
3.0
ns
ns
ps p-p
ps rms
See the Jitter Measurement section
See the Jitter Measurement section
DC SPECIFICATIONS
Input Threshold Voltage
Logic High
VIH
VIL
0.7 × VDDx
V
V
Logic Low
0.3 × VDDx
Output Voltage
Logic High
3
VOH
VOL
VDDx − 0.1 VDDx
VDDx − 0.4 VDDx − 0.2
V
V
V
V
IOx2 = −20 μA, VIx = VIxH
3
IOx2 = −2 mA, VIx = VIxH
4
Logic Low
0.0
0.2
0.1
0.4
IOx2 = 20 μA, VIx = VIxL
4
IOx2 = 2 mA, VIx = VIxL
Input Current per Channel
II
−10
−10
+0.01
−3
9
+10
μA
μA
μA
μA
0 V ≤ VIx ≤ VDDx
VE2 = 0 V
DISABLE1 = VDDx
0 V ≤ VOx ≤ VDDx
VE2 Enable Input Pull-Up Current
DISABLE1 Input Pull-Down Current
Tristate Output Current per Channel
Quiescent Supply Current
IPU
IPD
IOZ
15
+10
−10
+0.01
ADuM140D/ADuM140E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.2
2.0
12.0
2.0
1.92
2.64
19.6
2.76
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
ADuM141D/ADuM141E
ADuM142D/ADuM142E
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.4
1.73
9.6
2.28
2.45
16.5
9.6
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
5.6
IDD1 (Q)
IDD2 (Q)
IDD1 (Q)
IDD2 (Q)
1.6
1.6
7.2
8.4
2.28
2.28
11.2
11.2
mA
mA
mA
mA
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 0 (E0, D0), 1 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
VI5 = 1 (E0, D0), 0 (E1, D1)6
Dynamic Supply Current
Dynamic Input
Dynamic Output
IDDI (D)
IDDO (D)
0.01
0.01
mA/Mbps Inputs switching, 50% duty cycle
mA/Mbps Inputs switching, 50% duty cycle
Rev. B | Page 9 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
Parameter
Symbol Min
UVLO
VDDxUV+
VDDxUV−
VDDxUVH
Typ
Max
Unit
Test Conditions/Comments
Undervoltage Lockout
Positive VDDx Threshold
Negative VDDx Threshold
VDDx Hysteresis
1.6
1.5
0.1
V
V
V
AC SPECIFICATIONS
Output Rise/Fall Time
tR/tF
2.5
100
ns
kV/µs
10% to 90%
VIx = VDDx, VCM = 1000 V,
transient magnitude = 800 V
VIx = 0 V, VCM = 1000 V,
Common-Mode Transient Immunity7 |CMH|
75
75
|CML|
100
kV/µs
transient magnitude = 800 V
1 150 Mbps is the highest data rate that can be guaranteed, although higher data rates are possible.
2 IOx is the Channel x output current, where x = A, B, C, or D.
3 VIxH is the input side logic high.
4 VIxL is the input side logic low.
5 VI is the voltage input.
6 E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, E1 is the ADuM140E1/ADuM141E1/ADuM142E1
models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section.
7 |CMH| is the maximum common-mode voltage slew rate that can be sustained while maintaining the voltage output (VO) > 0.8 VDDx. |CML| is the maximum common-
mode voltage slew rate that can be sustained while maintaining VO > 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode
voltage edges.
Table 8. Total Supply Current vs. Data Throughput
1 Mbps
Typ
25 Mbps
Typ
100 Mbps
Typ
Parameter
Symbol
Min
Max
Min
Max
Min
Max
Unit
SUPPLY CURRENT
ADuM140D/ADuM140E
Supply Current Side 1
Supply Current Side 2
ADuM141D/ADuM141E
Supply Current Side 1
Supply Current Side 2
ADuM142D/ADuM142E
Supply Current Side 1
Supply Current Side 2
IDD1
IDD2
6.4
1.9
9.8
3.5
7.2
3.1
11
5.0
10.2
6.8
15.2
10
mA
mA
IDD1
IDD2
5.5
3.72
9.1
6.45
6.3
4.8
10.0
7.5
9.6
8.4
14.0
11.2
mA
mA
IDD1
IDD2
4.3
4.9
7.7
8.3
5.3
6.0
8.7
9.4
8.6
9.3
12.6
13.3
mA
mA
Rev. B | Page 10 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
INSULATION AND SAFETY RELATED SPECIFICATIONS
For additional information, see www.analog.com/icouplersafety.
Table 9. R-16 Narrow Body [SOIC_N] Package
Parameter
Symbol Value Unit
Test Conditions/Comments
Rated Dielectric Insulation Voltage
Minimum External Air Gap (Clearance)
3000
4.0
V rms
1-minute duration
L (I01)
L (I02)
L (PCB)
mm min Measured from input terminals to output terminals,
shortest distance through air
mm min Measured from input terminals to output terminals,
shortest distance path along body
mm min Measured from input terminals to output terminals,
shortest distance through air, line of sight, in the PCB
mounting plane
Minimum External Tracking (Creepage)
4.0
4.5
Minimum Clearance in the Plane of the Printed
Circuit Board (PCB Clearance)
Minimum Internal Gap (Internal Clearance)
Tracking Resistance (Comparative Tracking Index)
Material Group
25.5
>400
II
μm min
V
Minimum distance through insulation
DIN IEC 112/VDE 0303 Part 1
Material Group (DIN VDE 0110, 1/89, Table 1)
CTI
Table 10. RW-16 Wide Body [SOIC_W] Package
Parameter
Symbol Value Unit
Test Conditions/Comments
Rated Dielectric Insulation Voltage
Minimum External Air Gap (Clearance)
3750
7.8
V rms
1-minute duration
L (I01)
L (I02)
L (PCB)
mm min Measured from input terminals to output terminals,
shortest distance through air
mm min Measured from input terminals to output terminals,
shortest distance path along body
mm min Measured from input terminals to output terminals,
shortest distance through air, line of sight, in the PCB
mounting plane
Minimum External Tracking (Creepage)
7.8
8.3
Minimum Clearance in the Plane of the Printed
Circuit Board (PCB Clearance)
Minimum Internal Gap (Internal Clearance)
Tracking Resistance (Comparative Tracking Index)
Material Group
25.5
>400
II
μm min
V
Minimum distance through insulation
DIN IEC 112/VDE 0303 Part 1
Material Group (DIN VDE 0110, 1/89, Table 1)
CTI
PACKAGE CHARACTERISTICS
Table 11.
Parameter
Symbol Min Typ Max Unit Test Conditions/Comments
Resistance (Input to Output)1
Capacitance (Input to Output)1
Input Capacitance2
RI-O
CI-O
CI
1013
2.2
4.0
Ω
pF
pF
f = 1 MHz
IC Junction to Ambient Thermal Resistance
R-16 Narrow Body [SOIC_N] Package
RW-16 Wide Body [SOIC_W] Package
θJA
θJA
76
45
°C/W Thermocouple located at center of package underside
°C/W Thermocouple located at center of package underside
1 The device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.
2 Input capacitance is from any input data pin to ground.
Rev. B | Page 11 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
REGULATORY INFORMATION
See Table 18 for the SOIC_N package or Table 19 for the SOIC_N package and the Insulation Lifetime section for details regarding
recommended maximum working voltages for specific cross isolation waveforms and insulation levels.
Table 12. R-16 Narrow Body [SOIC_N] Package
UL (Pending)
CSA (Pending)
VDE (Pending)
CQC (Pending)
Recognized Under UL 1577
Component Recognition
Program1
Approved under CSA Component
Acceptance Notice 5A
Certified according to
DIN V VDE V 0884-10
Certified under
CQC11-471543-2012
(VDE V 0884-10):2006-122
Single Protection, 3000 V rms
Isolation Voltage
Double Protection, 3000 V rms
Isolation Voltage
CSA 60950-1-07+A1+A2 and IEC 60950-1, Reinforced insulation, VIORM
second edition, +A1+A2: 565 V peak, VIOSM = 6000 V peak
Basic insulation at 400 V rms (565 V peak) Basic insulation, VIORM
565 V peak, VIOSM = 10 kV peak
=
GB4943.1-2011:
=
Basic insulation at
770 V rms (1089 V peak)
Reinforced insulation at 200 V rms
(283 V peak)
Reinforced insulation at
385 V rms (545 V peak)
IEC 60601-1 Edition 3.1:
Basic insulation (one means of patient
protection (1 MOPP)), 250 V rms
(354 V peak)
CSA 61010-1-12 and IEC 61010-1 third
edition:
Basic insulation at 300 V rms mains,
400 V rms secondary (565 V peak)
Reinforced insulation at 300 V rms mains,
200 V secondary (282 V peak)
File E214100
File 205078
File 2471900-4880-0001
File (pending)
1 In accordance with UL 1577, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the R-16 narrow body [SOIC_N] package is proof tested by
applying an insulation test voltage ≥ 3600 V rms for 1 sec.
2 In accordance with DIN V VDE V 0884-10, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the R-16 narrow body [SOIC_N] package is
proof tested by applying an insulation test voltage ≥ 1059 V peak for 1 sec (partial discharge detection limit = 5 pC). The * marking branded on the component
designates DIN V VDE V 0884-10 approval.
Table 13. RW-16 Wide Body [SOIC_W] Package
UL (Pending)
CSA (Pending)
VDE (Pending)
CQC (Pending)
Recognized Under UL 1577
Component Recognition
Program1
Approved under CSA Component
Acceptance Notice 5A
Certified according to
DIN V VDE V 0884-10
Certified under
CQC11-471543-2012
(VDE V 0884-10):2006-122
Single Protection, 3750 V rms
Isolation Voltage
Double Protection, 3750 V rms
Isolation Voltage
CSA 60950-1-07+A1+A2 and IEC 60950-1, Reinforced insulation, VIORM
=
GB4943.1-2011:
second edition, +A1+A2:
849 V peak, VIOSM = 6000 V peak
Basic insulation, VIORM
849 V peak, VIOSM = 10 kV peak
Basic insulation at 780 V rms
(1103 V peak)
=
Basic insulation at
780 V rms (1103 V peak)
Reinforced insulation at 390 V rms
(552 V peak)
Reinforced insulation at
390 V rms (552 V peak)
IEC 60601-1 Edition 3.1:
Basic insulation (1 means of patient
protection (MOPP)), 490 V rms (693 V peak)
CSA 61010-1-12 and IEC 61010-1 third
edition:
Basic insulation at 300 V rms mains, 780 V
secondary (1103 V peak)
Reinforced insulation at 300 V rms mains,
390 V secondary (552 V peak)
File E214100
File 205078
File 2471900-4880-0001
File (pending)
1 In accordance with UL 1577, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the RW-16 wide body [SOIC_W] package is proof tested by
applying an insulation test voltage ≥ 4500 V rms for 1 sec.
2 In accordance with DIN V VDE V 0884-10, each ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E in the RW-16 wide body [SOIC_W] package is
proof tested by applying an insulation test voltage ≥ 1592 V peak for 1 sec (partial discharge detection limit = 5 pC). The * marking branded on the component
designates DIN V VDE V 0884-10 approval.
Rev. B | Page 12 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS
These isolators are suitable for reinforced electrical isolation only within the safety limit data. Protective circuits ensure the maintenance
of the safety data. The * marking on packages denotes DIN V VDE V 0884-10 approval.
Table 14. R-16 Narrow Body [SOIC_N] Package
Description
Test Conditions/Comments
Symbol
Characteristic Unit
Installation Classification per DIN VDE 0110
For Rated Mains Voltage ≤ 150 V rms
For Rated Mains Voltage ≤ 300 V rms
For Rated Mains Voltage ≤ 600 V rms
Climatic Classification
Pollution Degree per DIN VDE 0110, Table 1
Maximum Working Insulation Voltage
Input to Output Test Voltage, Method B1
I to IV
I to IV
I to III
40/125/21
2
VIORM
Vpd (m)
565
1059
V peak
V peak
VIORM × 1.875 = Vpd (m), 100% production test,
t
ini = tm = 1 sec, partial discharge < 5 pC
Input to Output Test Voltage, Method A
After Environmental Tests Subgroup 1
Vpd (m)
VIORM × 1.5 = Vpd (m), tini = 60 sec, tm = 10 sec,
partial discharge < 5 pC
VIORM × 1.2 = Vpd (m), tini = 60 sec, tm = 10 sec,
partial discharge < 5 pC
848
678
V peak
V peak
After Input and/or Safety Test Subgroup 2
and Subgroup 3
Highest Allowable Overvoltage
Surge Isolation Voltage Basic
VIOTM
VIOSM
4200
10000
V peak
V peak
V peak = 10 kV, 1.2 µs rise time, 50 µs,
50% fall time
Surge Isolation Voltage Reinforced
V peak = 10 kV, 1.2 µs rise time, 50 µs,
50% fall time
VIOSM
6000
V peak
Safety Limiting Values
Maximum value allowed in the event of a failure
(see Figure 4)
Maximum Junction Temperature
Total Power Dissipation at 25°C
Insulation Resistance at TS
TS
PS
RS
150
1.64
>109
°C
W
Ω
VIO = 500 V
Rev. B | Page 13 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
Table 15. RW-16 Wide Body [SOIC_W] Package
Description
Test Conditions/Comments
Symbol
Characteristic Unit
Installation Classification per DIN VDE 0110
For Rated Mains Voltage ≤ 150 V rms
For Rated Mains Voltage ≤ 300 V rms
For Rated Mains Voltage ≤ 600 V rms
Climatic Classification
Pollution Degree per DIN VDE 0110, Table 1
Maximum Working Insulation Voltage
Input to Output Test Voltage, Method B1
I to IV
I to IV
I to IV
40/125/21
2
VIORM
Vpd (m)
849
1592
V peak
V peak
VIORM × 1.875 = Vpd (m), 100% production test,
t
ini = tm = 1 sec, partial discharge < 5 pC
Input to Output Test Voltage, Method A
After Environmental Tests Subgroup 1
Vpd (m)
VIORM × 1.5 = Vpd (m), tini = 60 sec, tm = 10 sec,
partial discharge < 5 pC
VIORM × 1.2 = Vpd (m), tini = 60 sec, tm = 10 sec,
partial discharge < 5 pC
1274
1019
V peak
V peak
After Input and/or Safety Test Subgroup 2
and Subgroup 3
Highest Allowable Overvoltage
Surge Isolation Voltage Basic
VIOTM
VIOSM
7000
12000
V peak
V peak
V peak = 12.8 kV, 1.2 μs rise time, 50 μs,
50% fall time
Surge Isolation Voltage Reinforced
Safety Limiting Values
V peak = 12.8 kV, 1.2 μs rise time, 50 μs,
50% fall time
Maximum value allowed in the event of a failure
(see Figure 5)
VIOSM
8000
V peak
Maximum Junction Temperature
Total Power Dissipation at 25°C
Insulation Resistance at TS
TS
PS
RS
150
2.78
>109
°C
W
Ω
VIO = 500 V
3.0
1.8
1.6
1.4
1.2
1.0
0.8
0.6
0.4
0.2
0
2.5
2.0
1.5
1.0
0.5
0
0
50
100
150
200
0
50
100
150
200
AMBIENT TEMPERATURE (°C)
AMBIENT TEMPERATURE (°C)
Figure 5. Thermal Derating Curve for RW-16 Wide Body [SOIC_W] Package,
Dependence of Safety Limiting Values with Ambient Temperature per
DIN V VDE V 0884-10
Figure 4. Thermal Derating Curve for R-16 Narrow Body [SOIC_N] Package,
Dependence of Safety Limiting Values with Ambient Temperature per
DIN V VDE V 0884-10
RECOMMENDED OPERATING CONDITIONS
Table 16.
Parameter
Symbol
TA
VDD1, VDD2
Rating
Operating Temperature
Supply Voltages
Input Signal Rise and Fall Times
−40°C to +125°C
1.7 V to 5.5 V
1.0 ms
Rev. B | Page 14 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
ABSOLUTE MAXIMUM RATINGS
TA = 25°C, unless otherwise noted.
Stresses at or above those listed under Absolute Maximum
Ratings may cause permanent damage to the product. This is a
stress rating only; functional operation of the product at these
or any other conditions above those indicated in the operational
section of this specification is not implied. Operation beyond
the maximum operating conditions for extended periods may
affect product reliability.
Table 17.
Parameter
Rating
Storage Temperature (TST) Range
Ambient Operating Temperature
(TA) Range
−65°C to +150°C
−40°C to +125°C
Supply Voltages (VDD1, VDD2
Input Voltages (VIA, VIB, VIC, VID, VE1,
VE2, DISABLE1, DISABLE2)
Output Voltages (VOA, VOB, VOC, VOD)
Average Output Current per Pin3
Side 1 Output Current (IO1)
)
−0.5 V to +7.0 V
−0.5 V to VDDI1 + 0.5 V
ESD CAUTION
−0.5 V to VDDO2 + 0.5 V
−10 mA to +10 mA
Side 2 Output Current (IO2)
Common-Mode Transients4
−10 mA to +10 mA
−150 kV/μs to +150 kV/μs
1 VDDI is the input side supply voltage.
2 VDDO is the output side supply voltage.
3 See Figure 4 for the R-16 narrow body [SOIC_N] package or Figure 5 for the
RW-16 wide body [SOIC_W] package for the maximum rated current values
at various temperatures.
4 Refers to the common-mode transients across the insulation barrier.
Common-mode transients exceeding the absolute maximum ratings may
cause latch-up or permanent damage.
Table 18. Maximum Continuous Working Voltage R-16 Narrow Body [SOIC_N] Package1
Parameter
Rating
Constraint2
AC Voltage
Bipolar Waveform
Basic Insulation
Reinforced Insulation
Unipolar Waveform
Basic Insulation
Reinforced Insulation
DC Voltage
789 V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
403 V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
909 V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
469 V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
Basic Insulation
Reinforced Insulation
558 V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
285V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
1 Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.
2 Insulation lifetime for the specified test condition is greater than 50 years.
Table 19. Maximum Continuous Working Voltage RW-16 Wide Body [SOIC_W] Package1
Parameter
Rating
Constraint2
AC Voltage
Bipolar Waveform
Basic Insulation
Reinforced Insulation
Unipolar Waveform
Basic Insulation
Reinforced Insulation
DC Voltage
849 V peak
768 V peak
50-year minimum insulation lifetime
Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
1698 V peak 50-year minimum insulation lifetime
885 V peak
Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
Basic Insulation
Reinforced Insulation
1092 V peak Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
543 V peak
Lifetime limited by package creepage maximum approved working voltage per IEC 60950-1
1 Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.
2 Insulation lifetime for the specified test condition is greater than 50 years.
Rev. B | Page 15 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
TRUTH TABLES
Table 20. ADuM140D/ADuM141D/ADuM142D Truth Table (Positive Logic)
Default Low (D0),
Default High (D1),
VOx Output1, 2, 3
VIx Input1, 2 VDISABLEx Input1, 2 VDDI State2
VDDO State2
Powered
Powered
Powered
VOx Output1, 2, 3
Test Conditions/Comments
Normal operation
Normal operation
Inputs disabled, fail-safe output
Fail-safe output
L
H
X
L or NC
L or NC
H
Powered
Powered
Powered
L
H
L
L
L
H
H
H
X4
X4
X4
Unpowered Powered
Powered
X4
Unpowered Indeterminate
Indeterminate
1 L means low, H means high, X means don’t care, and NC means not connected.
2 VIx and VOx refer to the input and output signals of a given channel (A, B, C, or D). VDISABLEx refers to the input disable signal on the same side as the VIx inputs. VDDI and
VDDO refer to the supply voltages on the input and output sides of the given channel, respectively.
3 D0 is the ADuM140D0/ADuM141D0/ADuM142D0 models, and D1 is the ADuM140D1/ADuM141D1/ADuM142D1 models. See the Ordering Guide section.
4 Input pins (VIx, DISABLE1, and DISABLE2) on the same side as an unpowered supply must be in a low state to avoid powering the device through its ESD protection
circuitry.
Table 21. ADuM140E/ADuM141E/ADuM142E Truth Table (Positive Logic)
Default Low (E0),
V
Default High (E1),
VOx Output1, 2, 3
VIx Input1, 2 VEx Input1, 2
VDDI State2
Powered
Powered
Powered
Unpowered
Unpowered
Powered
VDDO State2
Powered
Powered
Powered
Powered
Powered
Unpowered
Ox Output1, 2, 3
Test Conditions/Comments
Normal operation
Normal operation
Outputs disabled
Fail-safe output
L
H
X
H or NC
H or NC
L
L
H
Z
L
L
H
Z
H
L
X4
X4
H or NC
L4
X4
Z
Z
Outputs disabled
Indeterminate
Indeterminate
1 L means low, H means high, X means don’t care, NC means not connected, and Z means high impedance.
2 VIx and VOx refer to the input and output signals of a given channel (A, B, C, or D). VEx refers to the output enable signal on the same side as the VOx outputs. VDDI and
V
DDO refer to the supply voltages on the input and output sides of the given channel, respectively.
3 E0 is the ADuM140E0/ADuM141E0/ADuM142E0 models, and E1 is the ADuM140E1/ADuM141E1/ADuM142E1 models. See the Ordering Guide section.
4 Input pins (VIx, VE1, and VE2) on the same side as an unpowered supply must be in a low state to avoid powering the device through its ESD protection circuitry.
Rev. B | Page 16 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS
V
1
2
3
4
5
6
7
8
16
V
V
1
2
3
4
5
6
7
8
16
V
DD1
DD2
2
DD1
DD2
2
GND
15 GND
GND
15 GND
1
IA
IB
IC
ID
1
IA
IB
IC
ID
V
V
V
V
14
13
12
11
10
9
V
V
V
V
V
V
V
V
14
13
12
11
10
9
V
V
V
V
V
OA
OB
OC
OD
OA
ADuM140E
ADuM140D
OB
TOP VIEW
TOP VIEW
(Not to Scale)
OC
OD
E2
(Not to Scale)
DISABLE
GND
NIC
NIC
1
1
GND
GND
GND
2
2
1
NOTES
NOTES
1. NIC = NO INTERNAL CONNECTION.
LEAVE THIS PIN FLOATING.
1. NIC = NO INTERNAL CONNECTION.
LEAVE THIS PIN FLOATING.
Figure 6. ADuM140D Pin Configuration
Figure 7. ADuM140E Pin Configuration
Table 22. Pin Function Descriptions
Pin No.1
ADuM140E
ADuM140D
Mnemonic
Description
1
2, 8
3
1
2, 8
3
VDD1
GND1
VIA
Supply Voltage for Isolator Side 1.
Ground Reference for Isolator Side 1.
Logic Input A.
4
4
VIB
Logic Input B.
5
5
VIC
Logic Input C.
6
6
VID
Logic Input D.
7
Not applicable DISABLE1
Input Disable 1. This pin disables the isolator inputs. Outputs take on the logic state
determined by the fail-safe option shown in the Ordering Guide.
9, 15
10
9, 15
7
GND2
NIC
Ground Reference for Isolator Side 2.
No Internal Connection. Leave this pin floating.
Not applicable
10
VE2
Output Enable 2. Active high logic input. When VE2 is high or disconnected, the VOA, VOB,
VOC, and VOD outputs are enabled. When VE2 is low, the VOA, VOB, VOC, and VOD outputs
are disabled to the high-Z state.
11
12
13
14
16
11
12
13
14
16
VOD
VOC
VOB
VOA
VDD2
Logic Output D.
Logic Output C.
Logic Output B.
Logic Output A.
Supply Voltage for Isolator Side 2.
1 Reference the AN-1109 Application Note for specific layout guidelines.
Rev. B | Page 17 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
V
1
2
3
4
5
6
7
8
16
V
V
1
2
3
4
5
6
7
8
16
V
DD1
DD2
DD1
DD2
GND
15 GND
GND
15 GND
1
IA
IB
IC
2
1
IA
IB
IC
2
V
V
V
14
13
12
11
10
9
V
V
V
V
V
V
V
14
13
12
11
10
9
V
V
V
V
V
OA
OB
OC
ID
OA
OB
OC
ID
ADuM141D
ADuM141E
TOP VIEW
TOP VIEW
(Not to Scale)
(Not to Scale)
V
V
OD
OD
DISABLE
GND
DISABLE
V
E1
1
1
2
E2
GND
GND
GND
2
2
1
Figure 8. ADuM141D Pin Configuration
Figure 9. ADuM141E Pin Configuration
Table 23. Pin Function Descriptions
Pin No.1
ADuM141E
ADuM141D
Mnemonic
VDD1
Description
1
1
Supply Voltage for Isolator Side 1.
Ground Reference for Isolator Side 1.
Logic Input A.
2, 8
3
2, 8
3
GND1
VIA
4
4
VIB
Logic Input B.
5
5
VIC
Logic Input C.
6
6
VOD
Logic Output D.
7
Not applicable DISABLE1
Input Disable 1. This pin disables the isolator inputs. Outputs take on the logic state
determined by the fail-safe option shown in the Ordering Guide.
Not applicable
7
VE1
Output Enable 1. Active high logic input. When VE1 is high or disconnected, the VOD
output is enabled. When VE1 is low, the VOD output is disabled to the high-Z state.
9, 15
10
9, 15
GND2
Ground Reference for Isolator Side 2.
Input Disable 2. This pin disables the isolator inputs. Outputs take on the logic state
determined by the fail-safe option shown in the Ordering Guide.
Not applicable DISABLE2
Not applicable
10
VE2
Output Enable 2. Active high logic input. When VE2 is high or disconnected, the VOA, VOB,
and VOC outputs are enabled. When VE2 is low, the VOA, VOB, and VOC outputs are disabled
to the high-Z state.
11
12
13
14
16
11
12
13
14
16
VID
Logic Input D.
Logic Output C.
Logic Output B.
Logic Output A.
VOC
VOB
VOA
VDD2
Supply Voltage for Isolator Side 2.
1 Reference the AN-1109 Application Note for specific layout guidelines.
Rev. B | Page 18 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
V
1
2
3
4
5
6
7
8
16
V
V
1
2
3
4
5
6
7
8
16
V
DD1
DD2
DD1
DD2
2
GND
15 GND
GND
15 GND
1
IA
IB
2
1
IA
IB
V
V
14
13
12
11
10
9
V
V
V
V
V
V
14
13
12
11
10
9
V
V
V
V
V
OA
OB
IC
OA
OB
IC
ADuM142D
ADuM142E
TOP VIEW
TOP VIEW
V
V
V
V
OC
OD
OC
OD
(Not to Scale)
(Not to Scale)
ID
ID
DISABLE
GND
DISABLE
V
E1
1
1
2
E2
GND
GND
GND
2
2
1
Figure 10. ADuM142D Pin Configuration
Figure 11. ADuM142E Pin Configuration
Table 24. Pin Function Descriptions
Pin No.1
ADuM142E
ADuM142D
Mnemonic
VDD1
Description
1
1
Supply Voltage for Isolator Side 1.
Ground Reference for Isolator Side 1.
Logic Input A.
2, 8
3
2, 8
3
GND1
VIA
4
4
VIB
Logic Input B.
5
5
VOC
Logic Output C.
6
6
VOD
Logic Output D.
7
Not applicable DISABLE1
Input Disable 1. This pin disables the isolator inputs. Outputs take on the logic state
determined by the fail-safe option shown in the Ordering Guide.
Not applicable
7
VE1
Output Enable 1. Active high logic input. When VE1 is high or disconnected, the VOC and VOD
outputs are enabled. When VE1 is low, the VOC and VOD outputs are disabled to the
high-Z state.
9, 15
10
9, 15
GND2
Ground Reference for Isolator Side 2.
Input Disable 2. This pin disables the isolator inputs. Outputs take on the logic state
determined by the fail-safe option shown in the Ordering Guide.
Not applicable DISABLE2
Not applicable
10
VE2
Output Enable 2. Active high logic input. When VE2 is high or disconnected, the VOA and
V
OB outputs are enabled. When VE2 is low, the VOA and VOB outputs are disabled to the
high-Z state.
11
12
13
14
16
11
12
13
14
16
VID
VIC
VOB
VOA
VDD2
Logic Input D.
Logic Input C.
Logic Output B.
Logic Output A.
Supply Voltage for Isolator Side 2.
1 Reference the AN-1109 Application Note for specific layout guidelines.
Rev. B | Page 19 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
TYPICAL PERFORMANCE CHARACTERISTICS
Data Sheet
16
14
12
10
8
16
14
12
10
8
V
V
V
V
= V
= V
= V
= V
= 5V
V
V
V
V
= V
= V
= V
= V
= 5V
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
= 3.3V
= 2.5V
= 1.8V
= 3.3V
= 2.5V
= 1.8V
6
6
4
4
2
2
0
0
0
20
40
60
80
100
120
140
160
0
20
40
60
80
100
120
140
160
DATA RATE (Mbps)
DATA RATE (Mbps)
Figure 12. ADuM140D/ADuM140E IDD1 Supply Current vs. Data Rate at
Various Voltages
Figure 15. ADuM141D/ADuM141E IDD2 Supply Current vs. Data Rate at
Various Voltages
16
16
V
V
V
V
= V
= V
= V
= V
= 5V
V
V
V
V
= V
= V
= V
= V
= 5V
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
= 3.3V
= 2.5V
= 1.8V
= 3.3V
= 2.5V
= 1.8V
14
12
10
8
14
12
10
8
6
6
4
4
2
2
0
0
0
20
40
60
80
100
120
140
160
0
20
40
60
80
100
120
140
160
DATA RATE (Mbps)
DATA RATE (Mbps)
Figure 13. ADuM140D/ADuM140E IDD2 Supply Current vs. Data Rate at
Various Voltages
Figure 16. ADuM142D/ADuM142E IDD1 Supply Current vs. Data Rate at
Various Voltages
16
16
V
V
V
V
= V
= V
= V
= V
= 5V
V
V
V
V
= V
= V
= V
= V
= 5V
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
= 3.3V
= 2.5V
= 1.8V
= 3.3V
= 2.5V
= 1.8V
14
12
10
8
14
12
10
8
6
6
4
4
2
2
0
0
0
20
40
60
80
100
120
140
160
0
20
40
60
80
100
120
140
160
DATA RATE (Mbps)
DATA RATE (Mbps)
Figure 14. ADuM141D/ADuM141E IDD1 Supply Current vs. Data Rate at
Various Voltages
Figure 17. ADuM142D/ADuM142E IDD2 Supply Current vs. Data Rate at
Various Voltages
Rev. B | Page 20 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
14
14
V
V
V
V
= V
= 5V
V
V
V
V
= V
= V
= V
= V
= 5V
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
DD1
DD1
DD1
DD1
DD2
DD2
DD2
DD2
= V
= V
= V
= 3.3V
= 2.5V
= 1.8V
= 3.3V
= 2.5V
= 1.8V
12
10
8
12
10
8
6
6
4
4
2
2
0
–40
0
–40
–20
0
20
40
60
80
100
120
140
–20
0
20
40
60
80
100
120
140
TEMPERATURE (°C)
TEMPERATURE (°C)
Figure 18. Propagation Delay, tPLH vs. Temperature at Various Voltages
Figure 19. Propagation Delay, tPHL vs. Temperature at Various Voltages
Rev. B | Page 21 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
APPLICATIONS INFORMATION
Data Sheet
OVERVIEW
PRINTED CIRCUIT BOARD (PCB) LAYOUT
The ADuM140D/ADuM140E/ADuM141D/ADuM141E/
ADuM142D/ADuM142E use a high frequency carrier to
transmit data across the isolation barrier using iCoupler chip
scale transformer coils separated by layers of polyimide isolation.
Using an on/off keying (OOK) technique and the differential
architecture shown in Figure 21 and Figure 22, the ADuM140D/
ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
have very low propagation delay and high speed. Internal regulators
and input/output design techniques allow logic and supply voltages
over a wide range from 1.7 V to 5.5 V, offering voltage translation of
1.8 V, 2.5 V, 3.3 V, and 5 V logic. The architecture is designed for
high common-mode transient immunity and high immunity to
electrical noise and magnetic interference. Radiated emissions
are minimized with a spread spectrum OOK carrier and
other techniques.
The ADuM140D/ADuM140E/ADuM141D/ADuM141E/
ADuM142D/ADuM142E digital isolators require no external
interface circuitry for the logic interfaces. Power supply bypassing
is strongly recommended at the input and output supply pins
(see Figure 20). Bypass capacitors are most conveniently connected
between Pin 1 and Pin 2 for VDD1 and between Pin 15 and Pin 16
for VDD2. The recommended bypass capacitor value is between
0.01 μF and 0.1 μF. The total lead length between both ends of
the capacitor and the input power supply pin must not exceed
10 mm. Bypassing between Pin 1 and Pin 8 and between Pin 9
and Pin 16 must also be considered, unless the ground pair on
each package side is connected close to the package.
V
GND
V
DD1
DD2
GND
1
IA
IB
2
V
V
V
V
V
V
OA
OB
/V
IC OC
V
V
/V
IC OC
/V
ID OD
Figure 21 illustrates the waveforms for models of the ADuM140D/
ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
that have the condition of the fail-safe output state equal to low,
where the carrier waveform is off when the input state is low. If
the input side is off or not operating, the low fail-safe output state
(ADuM140D0/ADuM140E0/ADuM141D0/ADuM141E0/
ADuM142D0/ADuM142E0) sets the output to low. For the
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/
ADuM142E that have a high fail-safe output state, Figure 22
illustrates the conditions where the carrier waveform is off when
the input state is high. When the input side is off or not operating,
the fail-safe output state of high (ADuM140D1/ADuM140E1/
ADuM141D1/ADuM141E1/ADuM142D1/ADuM142E1) sets the
output to high. See the Ordering Guide for the model numbers
that have the fail-safe output state of low or the fail-safe output
state of high.
/V
ID OD
DISABLE /V /NIC
E1
DISABLE /V /NIC
E2
GND
2
1
2
GND
1
Figure 20. Recommended Printed Circuit Board Layout
In applications involving high common-mode transients, ensure
that board coupling across the isolation barrier is minimized.
Furthermore, design the board layout such that any coupling
that does occur equally affects all pins on a given component
side. Failure to ensure this can cause voltage differentials between
pins exceeding the Absolute Maximum Ratings of the device,
thereby leading to latch-up or permanent damage.
See the AN-1109 Application Note for board layout guidelines.
REGULATOR
REGULATOR
RECEIVER
TRANSMITTER
V
V
OUT
IN
GND
GND
2
1
Figure 21. Operational Block Diagram of a Single Channel with a Low Fail-Safe Output State
REGULATOR
REGULATOR
TRANSMITTER
RECEIVER
V
V
OUT
IN
GND
GND
2
1
Figure 22. Operational Block Diagram of a Single Channel with a High Fail-Safe Output State
Rev. B | Page 22 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
PROPAGATION DELAY RELATED PARAMETERS
INSULATION LIFETIME
Propagation delay is a parameter that describes the time
required for a logic signal to propagate through a component.
The propagation delay to a Logic 0 output may differ from the
propagation delay to a Logic 1 output.
All insulation structures eventually break down when subjected to
voltage stress over a sufficiently long period. The rate of insulation
degradation is dependent on the characteristics of the voltage
waveform applied across the insulation as well as on the materials
and material interfaces.
INPUT (V
)
50%
Ix
The two types of insulation degradation of primary interest are
breakdown along surfaces exposed to the air and insulation wear
out. Surface breakdown is the phenomenon of surface tracking
and the primary determinant of surface creepage requirements
in system level standards. Insulation wear out is the phenomenon
where charge injection or displacement currents inside the
insulation material cause long-term insulation degradation.
tPLH
tPHL
OUTPUT (V
)
50%
Ox
Figure 23. Propagation Delay Parameters
Pulse width distortion is the maximum difference between these
two propagation delay values and is an indication of how accurately
the timing of the input signal is preserved.
Surface Tracking
Channel matching is the maximum amount the propagation delay
differs between channels within a single ADuM140D/ADuM140E/
ADuM141D/ADuM141E/ADuM142D/ADuM142E component.
Surface tracking is addressed in electrical safety standards by
setting a minimum surface creepage based on the working voltage,
the environmental conditions, and the properties of the insulation
material. Safety agencies perform characterization testing on the
surface insulation of components that allows the components to be
categorized in different material groups. Lower material group
ratings are more resistant to surface tracking and, therefore, can
provide adequate lifetime with smaller creepage. The minimum
creepage for a given working voltage and material group is in
each system level standard and is based on the total rms voltage
across the isolation, pollution degree, and material group. The
material group and creepage for the ADuM140D/ADuM140E/
ADuM141D/ADuM141E/ADuM142D/ADuM142E isolators are
presented in Table 9 for the R-16 narrow body [SOIC_N] package
or Table 10 for the RW-16 wide body [SOIC_W] package.
Propagation delay skew is the maximum amount the propagation
delay that differs between multiple ADuM140D/ADuM140E/
ADuM141D/ADuM141E/ADuM142D/ADuM142E components
operating under the same conditions.
JITTER MEASUREMENT
Figure 24 shows the eye diagram for the ADuM140D/ADuM140E/
ADuM141D/ADuM141E/ADuM142D/ADuM142E. The
measurement was taken using an Agilent 81110A pulse pattern
generator at 150 Mbps with pseudorandom bit sequences (PRBS)
2(n − 1), n = 14, for 5 V supplies. Jitter was measured with the
Tektronix Model 5104B oscilloscope, 1 GHz, 10 GSPS with the
DPOJET jitter and eye diagram analysis tools. The result shows a
typical measurement on the ADuM140D/ADuM140E/
ADuM141D/ADuM141E/ADuM142D/ADuM142E with
490 ps p-p jitter.
Insulation Wear Out
The lifetime of insulation caused by wear out is determined by
its thickness, material properties, and the voltage stress applied.
It is important to verify that the product lifetime is adequate at
the application working voltage. The working voltage supported
by an isolator for wear out may not be the same as the working
voltage supported for tracking. The working voltage applicable
to tracking is specified in most standards.
5
4
3
2
1
0
Testing and modeling have shown that the primary driver of
long-term degradation is displacement current in the polyimide
insulation causing incremental damage. The stress on the insul-
ation can be broken down into broad categories, such as dc stress,
which causes very little wear out because there is no displacement
current, and an ac component time varying voltage stress, which
causes wear out.
–10
–5
0
5
10
TIME (ns)
Figure 24. ADuM140D/ADuM140E/ADuM141D/ADuM141E/
ADuM142D/ADuM142E Eye Diagram
Rev. B | Page 23 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
The ratings in certification documents are usually based on
60 Hz sinusoidal stress because this reflects isolation from line
voltage. However, many practical applications have combinations
of 60 Hz ac and dc across the barrier as shown in Equation 1.
Because only the ac portion of the stress causes wear out, the
equation can be rearranged to solve for the ac rms voltage, as is
shown in Equation 2. For insulation wear out with the polyimide
materials used in these products, the ac rms voltage determines
the product lifetime.
The working voltage across the barrier from Equation 1 is
2
VRMS = VAC RMS2 +VDC
VRMS = 2402 + 4002
VRMS = 466 V
This VRMS value is the working voltage used together with the
material group and pollution degree when looking up the creepage
required by a system standard.
VRMS = VAC RMS2 +VDC
2
(1)
To determine if the lifetime is adequate, obtain the time varying
portion of the working voltage. To obtain the ac rms voltage,
use Equation 2.
or
2
VAC RMS = VRMS2 −VDC
(2)
2
VAC RMS = VRMS2 −VDC
where:
VAC RMS
AC RMS = 240 V rms
=
4662 − 4002
V
V
V
AC RMS is the time varying portion of the working voltage.
RMS is the total rms working voltage.
DC is the dc offset of the working voltage.
V
In this case, the ac rms voltage is simply the line voltage of
240 V rms. This calculation is more relevant when the waveform is
not sinusoidal. The value is compared to the limits for working
voltage in Table 18 for the SOIC_N package or Table 19 for the
SOIC_W package, for the expected lifetime, which is less than a
60 Hz sine wave, and it is well within the limit for a 50-year
service life.
Calculation and Use of Parameters Example
The following example frequently arises in power conversion
applications. Assume that the line voltage on one side of the
isolation is 240 V ac rms and a 400 V dc bus voltage is present
on the other side of the isolation barrier. The isolator material is
polyimide. To establish the critical voltages in determining the
creepage, clearance and lifetime of a device, see Figure 25 and
the following equations.
Note that the dc working voltage limit is set by the creepage of
the package as specified in IEC 60664-1. This value can differ
for specific system level standards.
V
AC RMS
V
V
V
DC
PEAK
RMS
TIME
Figure 25. Critical Voltage Example
Rev. B | Page 24 of 27
Data Sheet
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
OUTLINE DIMENSIONS
10.00 (0.3937)
9.80 (0.3858)
9
8
16
1
6.20 (0.2441)
5.80 (0.2283)
4.00 (0.1575)
3.80 (0.1496)
1.27 (0.0500)
BSC
0.50 (0.0197)
0.25 (0.0098)
45°
1.75 (0.0689)
1.35 (0.0531)
0.25 (0.0098)
0.10 (0.0039)
8°
0°
COPLANARITY
0.10
SEATING
PLANE
1.27 (0.0500)
0.40 (0.0157)
0.51 (0.0201)
0.31 (0.0122)
0.25 (0.0098)
0.17 (0.0067)
COMPLIANT TO JEDEC STANDARDS MS-012-AC
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 26. 16-Lead Standard Small Outline Package [SOIC_N]
Narrow Body (R-16)
Dimensions shown in millimeters and (inches)
10.50 (0.4134)
10.10 (0.3976)
16
1
9
8
7.60 (0.2992)
7.40 (0.2913)
10.65 (0.4193)
10.00 (0.3937)
0.75 (0.0295)
0.25 (0.0098)
1.27 (0.0500)
BSC
45°
2.65 (0.1043)
2.35 (0.0925)
0.30 (0.0118)
0.10 (0.0039)
8°
0°
COPLANARITY
0.10
SEATING
PLANE
0.51 (0.0201)
0.31 (0.0122)
1.27 (0.0500)
0.40 (0.0157)
0.33 (0.0130)
0.20 (0.0079)
COMPLIANT TO JEDEC STANDARDS MS-013-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 27. 16-Lead Standard Small Outline Package [SOIC_W]
Wide Body (RW-16)
Dimensions shown in millimeters and (inches)
Rev. B | Page 25 of 27
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
Data Sheet
ORDERING GUIDE
No. of
No. of
Withstand
Inputs, Inputs, Voltage
Fail-Safe
Output
State
Temperature
Range
VDD1
Side
VDD2
Side
Rating
(kV rms)
Input
Disable Enable
Output Package
Description
Package
Model1
Option
R-16
R-16
R-16
R-16
R-16
R-16
R-16
R-16
ADuM140D1BRZ
ADuM140D1BRZ-RL7
ADuM140D0BRZ
ADuM140D0BRZ-RL7
ADuM140E1BRZ
ADuM140E1BRZ-RL7
ADuM140E0BRZ
ADuM140E0BRZ-RL7
ADuM140D1BRWZ
ADuM140D1BRWZ-RL
ADuM140D0BRWZ
ADuM140D0BRWZ-RL
ADuM140E1BRWZ
ADuM140E1BRWZ-RL
ADuM140E0BRWZ
ADuM140E0BRWZ-RL
ADuM141D1BRZ
ADuM141D1BRZ-RL7
ADuM141D0BRZ
ADuM141D0BRZ-RL7
ADuM141E1BRZ
ADuM141E1BRZ-RL7
ADuM141E0BRZ
ADuM141E0BRZ-RL7
ADuM141D1BRWZ
ADuM141D1BRWZ-RL
ADuM141D0BRWZ
ADuM141D0BRWZ-RL
ADuM141E1BRWZ
ADuM141E1BRWZ-RL
ADuM141E0BRWZ
ADuM141E0BRWZ-RL
ADuM142D1BRZ
ADuM142D1BRZ-RL7
ADuM142D0BRZ
ADuM142D0BRZ-RL7
ADuM142E1BRZ
ADuM142E1BRZ-RL7
ADuM142E0BRZ
ADuM142E0BRZ-RL7
ADuM142D1BRWZ
ADuM142D1BRWZ-RL
ADuM142D0BRWZ
ADuM142D0BRWZ-RL
ADuM142E1BRWZ
ADuM142E1BRWZ-RL
ADuM142E0BRWZ
ADuM142E0BRWZ-RL
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
−40°C to +125°C
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
3.0
3.0
3.0
3.0
3.0
3.0
3.0
3.0
3.75
3.75
3.75
3.75
3.75
3.75
3.75
3.75
3.0
3.0
3.0
3.0
3.0
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
High
High
Low
Low
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
No
No
No
No
Yes
Yes
Yes
Yes
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
R-16
R-16
R-16
R-16
R-16
R-16
R-16
R-16
3.0
3.0
3.0
3.75
3.75
3.75
3.75
3.75
3.75
3.75
3.75
3.0
3.0
3.0
3.0
3.0
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_N
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
16-Lead SOIC_W RW-16
R-16
R-16
R-16
R-16
R-16
R-16
R-16
R-16
3.0
3.0
3.0
3.75
3.75
3.75
3.75
3.75
3.75
3.75
3.75
1 Z = RoHS Compliant Part.
Rev. B | Page 26 of 27
Data Sheet
NOTES
ADuM140D/ADuM140E/ADuM141D/ADuM141E/ADuM142D/ADuM142E
©2015 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D13119-0-11/15(B)
Rev. B | Page 27 of 27
相关型号:
©2020 ICPDF网 联系我们和版权申明