ADBF539WBBCZ4XX [ADI]
16-BIT, 50MHz, OTHER DSP, PBGA316, ROHS COMPLIANT, MO-275MMAB-1, CSPBGA-316;型号: | ADBF539WBBCZ4XX |
厂家: | ADI |
描述: | 16-BIT, 50MHz, OTHER DSP, PBGA316, ROHS COMPLIANT, MO-275MMAB-1, CSPBGA-316 时钟 外围集成电路 |
文件: | 总60页 (文件大小:2461K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Blackfin
Embedded Processor
ADSP-BF539/ADSP-BF539F
External memory controller with glueless support
for SDRAM, SRAM, flash, and ROM
Flexible memory booting options from SPI and external
memory
FEATURES
Up to 533 MHz high performance Blackfin processor
Two 16-bit MACs, two 40-bit ALUs, four 8-bit video ALUs,
40-bit shifter
PERIPHERALS
RISC-like register and instruction model for ease of
programming and compiler friendly support
Advanced debug, trace, and performance monitoring
Wide range of operating voltages; see Operating Conditions
on Page 26
Parallel peripheral interface (PPI), supporting ITU-R 656
video data formats
4 dual-channel, full-duplex synchronous serial ports,
supporting 16 stereo I2S channels
Qualified for automotive applications
Programmable on-chip voltage regulator
316-ball Pb-free CSP_BGA package
2 DMA controllers supporting 26 peripheral DMAs
4 memory-to-memory DMAs
Controller area network (CAN) 2.0B controller
Media transceiver (MXVR) for connection
to a MOST network
3 SPI-compatible ports
Three 32-bit timer/counters with PWM support
3 UARTs with support for IrDA
2 TWI controllers compatible with I2C industry standard
Up to 38 general-purpose I/O pins (GPIO)
Up to 16 general-purpose flag pins (GPF)
Real-time clock, watchdog timer, and 32-bit core timer
On-chip PLL capable of frequency multiplication
Debug/JTAG interface
MEMORY
148K bytes of on-chip memory
16K bytes of instruction SRAM/cache
64K bytes of instruction SRAM
32K bytes of data SRAM
32K bytes of data SRAM/cache
4K bytes of scratchpad SRAM
Optional 8M bit parallel flash with boot option
Memory management unit providing memory protection
JTAG TEST AND EMULATION
VOLTAGE REGULATOR
PERIPHERAL ACCESS BUS
TWI0-1
INTERRUPT
WATCHDOG
CONTROLLER
TIMER
B
CAN 2.0B
GPIO
PORT
C
DMA CORE
BUS 2
RTC
PPI
MXVR
SPI1-2
L1 INSTRUCTION
MEMORY
L1 DATA
MEMORY
DMA
CONTROLLER1
DMA
CONTROLLER 0
GPIO
PORT
D
GPIO
PORT
F
TIMER0-2
SPI0
DMA
EXTERNAL
BUS 0
UART1-2
SPORT2-3
DMA CORE
BUS 1
DMA
EXTERNAL
BUS 1
DMA CORE BUS 0
GPIO
PORT
E
UART0
EXTERNAL PORT
FLASH, SDRAM CONTROL
SPORT0-1
16
8M BIT PARALLEL FLASH
(See Table 1)
BOOT ROM
Figure 1. Functional Block Diagram
Blackfin and the Blackfin logo are registered trademarks of Analog Devices, Inc.
Rev. F Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A.
Tel: 781.329.4700
Technical Support
©2013 Analog Devices, Inc. All rights reserved.
www.analog.com
ADSP-BF539/ADSP-BF539F
TABLE OF CONTENTS
Features ................................................................. 1
Memory ................................................................ 1
Peripherals ............................................................. 1
General Description ................................................. 3
Low Power Architecture ......................................... 3
System Integration ................................................ 3
ADSP-BF539/ADSP-BF539F Processor Peripherals ....... 3
Blackfin Processor Core .......................................... 4
Memory Architecture ............................................ 5
DMA Controllers .................................................. 8
Real-Time Clock ................................................... 9
Watchdog Timer .................................................. 9
Timers ............................................................... 9
Serial Ports (SPORTs) .......................................... 10
Serial Peripheral Interface (SPI) Ports ...................... 10
2-Wire Interface ................................................. 10
UART Ports ...................................................... 10
Programmable I/O Pins ........................................ 11
Parallel Peripheral Interface ................................... 12
Controller Area Network (CAN) Interface ................ 12
Media Transceiver MAC layer (MXVR) ................... 13
Dynamic Power Management ................................ 13
Voltage Regulation .............................................. 15
Clock Signals ..................................................... 15
Booting Modes ................................................... 16
Instruction Set Description .................................... 17
Development Tools .............................................. 17
Example Connections and Layout Considerations ....... 18
MXVR Board Layout Guidelines ............................. 18
Voltage Regulator Layout Guidelines ....................... 19
Additional Information ........................................ 20
Related Signal Chains ........................................... 20
Pin Descriptions .................................................... 21
Specifications ........................................................ 26
Operating Conditions ........................................... 26
Electrical Characteristics ....................................... 27
Absolute Maximum Ratings ................................... 30
ESD Sensitivity ................................................... 30
Package Information ............................................ 30
Timing Specifications ........................................... 31
Output Drive Currents ......................................... 50
Test Conditions .................................................. 52
Thermal Characteristics ........................................ 55
316-Ball CSP_BGA Ball Assignment ........................... 56
Outline Dimensions ................................................ 59
Surface-Mount Design .......................................... 59
Ordering Guide ..................................................... 60
REVISION HISTORY
10/13—Rev. E to Rev. F
Updated Development Tools .................................... 17
Added notes to Table 32 in
Serial Ports—Enable and Three-State .......................... 43
Added Timer Clock Timing ...................................... 48
Revised Timer Cycle Timing ..................................... 48
To view product/process change notifications (PCNs) related to
this data sheet revision, please visit the processor’s product page
on the www.analog.com website and use the View PCN link.
Rev. F
|
Page 2 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
GENERAL DESCRIPTION
The ADSP-BF539/ADSP-BF539F processors are members of
the Blackfin® family of products, incorporating the Analog
Devices, Inc./Intel Micro Signal Architecture (MSA). Blackfin
processors combine a dual-MAC, state-of-the-art signal pro-
cessing engine, the advantages of a clean, orthogonal RISC-like
microprocessor instruction set, and single-instruction, multi-
ple-data (SIMD) multimedia capabilities into a single
instruction set architecture.
SYSTEM INTEGRATION
The ADSP-BF539/ADSP-BF539F processors are highly inte-
grated system-on-a-chip solutions for the next generation of
industrial and automotive applications including audio and
video signal processing. By combining advanced memory con-
figurations, such as on-chip flash memory, with industry-
standard interfaces with a high performance signal processing
core, users can develop cost-effective solutions quickly without
the need for costly external components. The system peripherals
include a MOST Network Media Transceiver (MXVR), three
UART ports, three SPI ports, four serial ports (SPORT), one
CAN interface, two 2-wire interfaces (TWI), four general-pur-
pose timers (three with PWM capability), a real-time clock, a
watchdog timer, a parallel peripheral interface, general-purpose
I/O, and general-purpose flag pins.
The ADSP-BF539/ADSP-BF539F processors are completely
code compatible with other Blackfin processors, differing only
with respect to performance, peripherals, and on-chip memory.
These features are shown in Table 1.
By integrating a rich set of industry-leading system peripherals
and memory, Blackfin processors are the platform of choice for
next generation applications that require RISC-like program-
mability, multimedia support, and leading edge signal
processing in one integrated package.
ADSP-BF539/ADSP-BF539F PROCESSOR
PERIPHERALS
Table 1. Processor Features
The ADSP-BF539/ADSP-BF539F processors contain a rich set
of peripherals connected to the core via several high bandwidth
buses, providing flexibility in system configuration as well as
excellent overall system performance (see Figure 1 on Page 1).
The general-purpose peripherals include functions such as
UART, timers with PWM (pulse-width modulation) and pulse
measurement capability, general-purpose flag I/O pins, a real-
time clock, and a watchdog timer. This set of functions satisfies
a wide variety of typical system support needs and is augmented
by the system expansion capabilities of the device. In addition to
these general-purpose peripherals, the processors contain high
speed serial and parallel ports for interfacing to a variety of
audio, video, and modem codec functions. An MXVR trans-
ceiver transmits and receives audio and video data and control
information on a MOST automotive multimedia network. A
CAN 2.0B controller is provided for automotive control net-
works. An interrupt controller manages interrupts from the on-
chip peripherals or external sources. And power management
control functions tailor the performance and power characteris-
tics of the processor and system to many application scenarios.
Feature
SPORTs
UARTs
SPI
ADSP-BF539
ADSP-BF539F8
4
4
3
3
2
1
1
1
1
3
3
TWI
2
CAN
1
MXVR
PPI
1
1
Internal 8M bit
Parallel Flash
—
Instruction
16K bytes
16K bytes
SRAM/Cache
Instruction SRAM
64K bytes
64K bytes
32K bytes
32K bytes
4K bytes
Data SRAM/Cache 32K bytes
Data SRAM
Scratchpad
32K bytes
4K bytes
All of the peripherals, GPIO, CAN, TWI, real-time clock, and
timers, are supported by a flexible DMA structure. There are
also four separate memory DMA channels dedicated to data
transfers between the processor’s various memory spaces,
including external SDRAM and asynchronous memory. Multi-
ple on-chip buses running at up to 133 MHz provide enough
bandwidth to keep the processor core running along with activ-
ity on all of the on-chip and external peripherals.
Maximum
Frequency
533 MHz
1066 MMACS
533 MHz
1066 MMACS
Package Option
BC-316
BC-316
LOW POWER ARCHITECTURE
Blackfin processors provide world class power management and
performance. Blackfin processors are designed in a low power
and low voltage design methodology and feature dynamic
power management, the ability to vary both the voltage and fre-
quency of operation to significantly lower overall power
consumption. Varying the voltage and frequency can result in a
substantial reduction in power consumption, compared with
simply varying the frequency of operation. This translates into
longer battery life and lower heat dissipation.
The ADSP-BF539/ADSP-BF539F processors include an on-chip
voltage regulator in support of the processor’s dynamic power
management capability. The voltage regulator provides a range
of core voltage levels from VDDEXT. The voltage regulator can be
bypassed at the user's discretion.
Rev. F
|
Page 3 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
The compute register file contains eight 32-bit registers. When
performing compute operations on 16-bit operand data, the
register file operates as 16 independent 16-bit registers. All
operands for compute operations come from the multiported
register file and instruction constant fields.
BLACKFIN PROCESSOR CORE
As shown in Figure 2, the Blackfin processor core contains two
16-bit multipliers, two 40-bit accumulators, two 40-bit ALUs,
four video ALUs, and a 40-bit shifter. The computation units
process 8-bit, 16-bit, or 32-bit data from the register file.
ADDRESS ARITHMETIC UNIT
SP
FP
P5
P4
P3
P2
P1
P0
I3
I2
I1
I0
L3
L2
L1
L0
B3
B2
B1
B0
M3
M2
M1
M0
DAG1
DAG0
DA1
DA0
32
32
32
PREG
32
RAB
SD
LD1
LD0
32
32
32
ASTAT
32
32
SEQUENCER
ALIGN
R7.H
R7.L
R6.H
R5.H
R4.H
R3.H
R2.H
R1.H
R0.H
R6.L
R5.L
R4.L
R3.L
R2.L
R1.L
R0.L
16
16
8
8
8
8
DECODE
BARREL
SHIFTER
LOOP BUFFER
40
40
40 40
A0
A1
CONTROL
UNIT
32
32
DATA ARITHMETIC UNIT
Figure 2. Blackfin Processor Core
Each MAC can perform a 16-bit by 16-bit multiply in each
cycle, accumulating the results into the 40-bit accumulators.
Signed and unsigned formats, rounding, and saturation are
supported.
For certain instructions, two 16-bit ALU operations can be per-
formed simultaneously on register pairs (a 16-bit high half and
16-bit low half of a compute register). By also using the second
ALU, quad 16-bit operations are possible.
The ALUs perform a traditional set of arithmetic and logical
operations on 16-bit or 32-bit data. In addition, many special
instructions are included to accelerate various signal processing
tasks. These include bit operations such as field extract and pop-
ulation count, modulo 232 multiply, divide primitives, saturation
and rounding, and sign/exponent detection. The set of video
instructions include byte alignment and packing operations
16-bit and 8-bit adds with clipping, 8-bit average operations,
and 8-bit subtract/absolute value/accumulate (SAA) opera-
tions. Also provided are the compare/select and vector search
instructions.
The 40-bit shifter can perform shifts and rotates and is used to
support normalization, field extract, and field deposit
instructions.
The program sequencer controls the flow of instruction execu-
tion, including instruction alignment and decoding. For
program flow control, the sequencer supports PC relative and
indirect conditional jumps (with static branch prediction), and
subroutine calls. Hardware is provided to support zero over-
head looping. The architecture is fully interlocked, meaning that
the programmer need not manage the pipeline when executing
instructions with data dependencies.
Rev. F
|
Page 4 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
The address arithmetic unit provides two addresses for simulta-
neous dual fetches from memory. It contains a multiported
register file consisting of four sets of 32-bit index, modify,
length, and base registers (for circular buffering), and eight
additional 32-bit pointer registers (for C-style indexed stack
manipulation).
0xFFFF FFFF
CORE MMR REGISTERS (2M BYTES)
SYSTEM MMR REGISTERS (2M BYTES)
0xFFE0 0000
0xFFC0 0000
0xFFB0 1000
0xFFB0 0000
0xFFA1 4000
0xFFA1 0000
0xFFA0 0000
0xFF90 8000
0xFF90 4000
0xFF90 0000
0xFF80 8000
0xFF80 4000
0xFF80 0000
0xEF00 0000
0x2040 0000
RESERVED
Blackfin processors support a modified Harvard architecture in
combination with a hierarchical memory structure. Level 1 (L1)
memories are those that typically operate at the full processor
speed with little or no latency. At the L1 level, the instruction
memory holds instructions only. The two data memories hold
data, and a dedicated scratchpad data memory stores stack and
local variable information.
SCRATCHPAD SRAM (4K BYTES)
RESERVED
INSTRUCTION SRAM / CACHE (16K BYTES)
INSTRUCTION SRAM (64K BYTES)
RESERVED
DATA BANK B SRAM / CACHE (16K BYTES)
DATA BANK B SRAM (16K BYTES)
In addition, multiple L1 memory blocks are provided, offering a
configurable mix of SRAM and cache. The memory manage-
ment Unit (MMU) provides memory protection for individual
tasks that can be operating on the core and can protect system
registers from unintended access.
RESERVED
DATA BANK A SRAM / CACHE (16K BYTES)
DATA BANK A SRAM (16K BYTES)
RESERVED
The architecture provides three modes of operation: user mode,
supervisor mode, and emulation mode. User mode has
restricted access to certain system resources, thus providing a
protected software environment, while supervisor mode has
unrestricted access to the system and core resources.
RESERVED
ASYNC MEMORY BANK 3 (1M BYTES) OR
ON-CHIP FLASH (ADSP-BF539F ONLY)
0x2030 0000
0x2020 0000
ASYNC MEMORY BANK 2 (1M BYTES) OR
ON-CHIP FLASH (ADSP-BF539F ONLY)
The Blackfin processor instruction set has been optimized so
that 16-bit opcodes represent the most frequently used instruc-
tions, resulting in excellent compiled code density. Complex
DSP instructions are encoded into 32-bit opcodes, representing
fully featured multifunction instructions. Blackfin processors
support a limited multi-issue capability, where a 32-bit instruc-
tion can be issued in parallel with two 16-bit instructions,
allowing the programmer to use many of the core resources in a
single instruction cycle.
ASYNC MEMORY BANK 1 (1M BYTES) OR
ON-CHIP FLASH (ADSP-BF539F ONLY)
0x2010 0000
ASYNC MEMORY BANK 0 (1M BYTES) OR
ON-CHIP FLASH (ADSP-BF539F ONLY)
0x2000 0000
0x0800 0000
RESERVED
SDRAM MEMORY
(16M BYTES TO 128M BYTES)
0x0000 0000
Figure 3. ADSP-BF539/ADSP-BF539F Internal/External Memory Map
The Blackfin processor assembly language uses an algebraic syn-
tax for ease of coding and readability. The architecture has been
optimized for use in conjunction with the C/C++ compiler,
resulting in fast and efficient software implementations.
Internal (On-Chip) Memory
The ADSP-BF539/ADSP-BF539F processor has three blocks of
on-chip memory, providing high bandwidth access to the core.
MEMORY ARCHITECTURE
The first is the L1 instruction memory, consisting of 80K bytes
SRAM, of which 16K bytes can be configured as a four-way set-
associative cache. This memory is accessed at full processor
speed.
The ADSP-BF539/ADSP-BF539F processors view memory as a
single unified 4G byte address space, using 32-bit addresses. All
resources, including internal memory, external memory, and
I/O control registers, occupy separate sections of this common
address space. The memory portions of this address space are
arranged in a hierarchical structure to provide a good cost/per-
formance balance of some very fast, low latency on-chip
memory as cache or SRAM, and larger, lower cost and perfor-
mance off-chip memory systems. See Figure 3.
The second on-chip memory block is the L1 data memory, con-
sisting of two banks of up to 32K bytes each. Each memory bank
is configurable, offering both cache and SRAM functionality.
This memory block is accessed at full processor speed.
The third memory block is a 4K byte scratch pad SRAM, which
runs at the same speed as the L1 memories, but is only accessible
as data SRAM and cannot be configured as cache memory.
The L1 memory system is the primary highest performance
memory available to the Blackfin processor. The off-chip mem-
ory system, accessed through the external bus interface unit
(EBIU), provides expansion with SDRAM, flash memory, and
SRAM, optionally accessing up to 132M bytes of physical
memory.
External (Off-Chip) Memory
External memory is accessed via the EBIU. This 16-bit interface
provides a glueless connection to a bank of synchronous DRAM
(SDRAM) as well as up to four banks of asynchronous memory
devices including flash, EPROM, ROM, SRAM, and memory
mapped I/O devices.
The memory DMA controller provides high bandwidth data
movement capability. It performs block transfers of code or data
between the internal memory and the external memory spaces.
Rev. F
|
Page 5 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
The PC133-compliant SDRAM controller can be programmed
to interface to up to 128M bytes of SDRAM. The SDRAM con-
troller allows one row to be open for each internal SDRAM
bank, for up to four internal SDRAM banks, improving overall
system performance.
The flash chip enable pin FCE must be connected to AMS0 or
AMS3–1 through a printed circuit board trace. When connected
to AMS0, the Blackfin processor can boot from the flash die.
When connected to AMS3–1, the flash memory appears as non-
volatile memory in the processor memory map, shown in
Figure 3.
The asynchronous memory controller can be programmed to
control up to four banks of devices with very flexible timing
parameters for a wide variety of devices. Each bank occupies a
1M byte segment regardless of the size of the devices used, so
that these banks will only be contiguous if each is fully popu-
lated with 1M byte of memory.
Flash Memory Programming
The ADSP-BF539F8 flash memory can be programmed before
or after mounting on the printed circuit board.
To program the flash prior to mounting on the printed circuit
board, use a hardware programming tool that can provide the
data, address, and control stimuli to the flash die through the
external pins on the package. During this programming, VDDEXT
and GND must be provided to the package and the Blackfin
must be held in reset with bus request (BR) asserted and a
CLKIN provided.
Flash Memory (ADSP-BF539F Only)
The ADSP-BF539F8 processor contains a separate flash die,
connected to the EBIU bus, within the package of the processor.
Figure 4 shows how the flash memory die and Blackfin proces-
sor die are connected.
The VisualDSP++ tools can be used to program the flash mem-
ory after the device is mounted on a printed circuit board.
The ADSP-BF539F8 contains an 8M bit (512K × 16-bit) bottom
boot sector Spansion S29AL008J known good die flash memory.
Additional information for this product can be found in the
Spansion data sheet at www.spansion.com. Features include the
following:
Flash Memory Sector Protection
To use the sector protection feature, a high voltage (+8.5 V to
+12.5 V) must be applied to the flash FRESET pin. Refer to the
flash data sheet for details.
• Access times as fast as 70 ns (EBIU registers must be set
appropriately)
I/O Memory Space
• Sector protection
Blackfin processors do not define a separate I/O space. All
resources are mapped through the flat 32-bit address space. On-
chip I/O devices have their control registers mapped into mem-
ory mapped registers (MMRs) at addresses near the top of the
4G byte address space. These are separated into two smaller
blocks, one of which contains the control MMRs for all core
functions, and the other of which contains the registers needed
for setup and control of the on-chip peripherals outside of the
core. The MMRs are accessible only in supervisor mode and
appear as reserved space to on-chip peripherals.
• One million write cycles per sector
• 20 year data retention
ADDR19-1
A18
OE
WE
-0
ARE
AWE
ARDY
RY/BY
DATA15-0
DQ15
VSS
VCC
BYTE
CE
-0
Booting
GND
DDEXT
V
The ADSP-BF539/ADSP-BF539F processors contain a small
boot kernel, which configures the appropriate peripheral for
booting. If the processors are configured to boot from boot
ROM memory space, they start executing from the on-chip boot
ROM. For more information, see Booting Modes on Page 16.
AMS3-0
RESET
RESET
WP
B
ADSP-BF539F
PACKAGE
Event Handling
The event controller handles all asynchronous and synchronous
events to the processor. The processors provide event handling
that supports both nesting and prioritization. Nesting allows
multiple event service routines to be active simultaneously. Pri-
oritization ensures that servicing of a higher priority event takes
precedence over servicing of a lower priority event. The control-
ler provides support for five different types of events:
Figure 4. Internal Connection of Flash Memory (ADSP-BF539F8)
The Blackfin processor connects to the flash memory die with
address, data, chip enable, write enable, and output enable con-
trols as if it were an external memory device. Note that the
write-protect input pin to the flash is not connected and inac-
cessible, disabling this feature.
• Emulation – An emulation event causes the processor to
enter emulation mode, allowing command and control of
the processor via the JTAG interface.
• Reset – This event resets the processor.
Rev. F
|
Page 6 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
• Nonmaskable Interrupt (NMI) – The NMI event can be
generated by the software watchdog timer or by the NMI
input signal to the processor. The NMI event is frequently
used as a power-down indicator to initiate an orderly shut-
down of the system.
register may be read while in supervisor mode and may
only be written while in supervisor mode when the corre-
sponding IMASK bit is cleared.
• CEC interrupt mask register (IMASK) – The IMASK regis-
ter controls the masking and unmasking of individual
events. When a bit is set in the IMASK register, that event is
unmasked and will be processed by the CEC when asserted.
A cleared bit in the IMASK register masks the event,
preventing the processor from servicing the event even
though the event can be latched in the ILAT register. This
register can be read or written while in supervisor mode.
General-purpose interrupts can be globally enabled and
disabled with the STI and CLI instructions, respectively.
• Exceptions – Events that occur synchronously to program
flow (i.e., the exception will be taken before the instruction
is allowed to complete). Conditions such as data alignment
violations and undefined instructions cause exceptions.
• Interrupts – Events that occur asynchronously to program
flow. They are caused by input pins, timers, and other
peripherals, as well as by an explicit software instruction.
Each event type has an associated register to hold the return
address and an associated return-from-event instruction. When
an event is triggered, the state of the processor is saved on the
supervisor stack.
• CEC interrupt pending register (IPEND) – The IPEND
register keeps track of all nested events. A set bit in the
IPEND register indicates whether the event is currently
active or nested at some level. This register is updated auto-
matically by the controller but can be read while in
supervisor mode.
The ADSP-BF539/ADSP-BF539F processor’s event controller
consists of two stages, the core event controller (CEC) and the
system interrupt controller (SIC). The core event controller
works with the system interrupt controller to prioritize and con-
trol all system events. Conceptually, interrupts from the
peripherals enter into the SIC and are then routed directly into
the general-purpose interrupts of the CEC.
The SIC allows further control of event processing by providing
three 32-bit interrupt control and status registers. Each register
contains a bit corresponding to each of the peripheral interrupt
events shown in Table 3 on Page 8.
• SIC interrupt mask registers (SIC_IMASKx) – These regis-
ters control the masking and unmasking of each peripheral
interrupt event. When a bit is set in these registers, that
peripheral event is unmasked and will be processed by the
system when asserted. A cleared bit in these registers masks
the peripheral event, preventing the processor from servic-
ing the event.
Core Event Controller (CEC)
The CEC supports nine general-purpose interrupts (IVG15–7),
in addition to the dedicated interrupt and exception events. Of
these general-purpose interrupts, the two lowest priority inter-
rupts (IVG15–14) are recommended to be reserved for software
interrupt handlers, leaving seven prioritized interrupt inputs to
support the processor’s peripherals. Table 2 describes the inputs
to the CEC, identifies their names in the event vector table
(EVT), and lists their priorities.
• SIC interrupt status registers (SIC_ISRx) – As multiple
peripherals can be mapped to a single event, these registers
allow the software to determine which peripheral event
source triggered the interrupt. A set bit indicates that the
peripheral is asserting the interrupt, and a cleared bit indi-
cates that the peripheral is not asserting the event.
System Interrupt Controller (SIC)
The system interrupt controller (SIC) provides the mapping and
routing of events from the many peripheral interrupt sources to
the prioritized general-purpose interrupt inputs of the CEC.
Although the ADSP-BF539/ADSP-BF539F processors provide a
default mapping, the user can alter the mappings and priorities
of interrupt events by writing the appropriate values into the
interrupt assignment registers (SIC_IARx). Table 3 describes
the inputs into the SIC and the default mappings into the CEC.
• SIC interrupt wake-up enable registers (SIC_IWRx) – By
enabling the corresponding bit in these registers, a periph-
eral can be configured to wake up the processor, should the
core be idled or in sleep mode when the event is generated.
(For more information, see Dynamic Power Management
on Page 13.)
Because multiple interrupt sources can map to a single general-
purpose interrupt, multiple pulse assertions can occur simulta-
neously, before or during interrupt processing for an interrupt
event already detected on this interrupt input. The IPEND reg-
ister contents are monitored by the SIC as the interrupt
acknowledgement.
Event Control
The ADSP-BF539/ADSP-BF539F processors provide the user
with a very flexible mechanism to control the processing of
events. In the CEC, three registers are used to coordinate and
control events. Each register is 32 bits wide:
The appropriate ILAT register bit is set when an interrupt rising
edge is detected (detection requires two core clock cycles). The
bit is cleared when the respective IPEND register bit is set. The
IPEND bit indicates that the event has entered into the proces-
sor pipeline. At this point the CEC will recognize and queue the
next rising edge event on the corresponding event input. The
minimum latency from the rising edge transition of the
• CEC interrupt latch register (ILAT) – The ILAT register
indicates when events have been latched. The appropriate
bit is set when the processor has latched the event and is
cleared when the event has been accepted into the system.
This register is updated automatically by the controller, but
it can also be written to clear (cancel) latched events. This
Rev. F
|
Page 7 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
general-purpose interrupt to the IPEND output asserted is three
core clock cycles; however, the latency can be much higher,
depending on the activity within and the state of the processor.
Table 3. System and Core Event Mapping (Continued)
Core
Event Source
Event Name
Table 2. Core Event Controller (CEC)
DMA3 Interrupt (SPORT1 Rx)
DMA4 Interrupt (SPORT1 Tx)
DMA8 Interrupt (SPORT2 Rx)
DMA9 Interrupt (SPORT2 Tx)
DMA10 Interrupt (SPORT3 Rx)
DMA11 Interrupt (SPORT3 Tx)
DMA5 Interrupt (SPI0)
IVG9
IVG9
Priority
IVG9
Event Class
EVT Entry
EMU
(0 is Highest)
IVG9
0
Emulation/Test Control
Reset
IVG9
1
RST
IVG9
2
Nonmaskable Interrupt
Exception
NMI
IVG10
IVG10
IVG10
IVG10
IVG10
IVG10
IVG10
IVG10
IVG10
IVG11
IVG11
IVG11
IVG11
IVG11
IVG11
IVG11
IVG11
IVG12
IVG13
IVG13
IVG13
IVG13
IVG13
3
EVX
DMA14 Interrupt (SPI1)
4
Reserved
—
DMA15 Interrupt (SPI2)
5
Hardware Error
IVHW
IVTMR
IVG7
DMA6 Interrupt (UART0 Rx)
DMA7 Interrupt (UART0 Tx)
DMA16 Interrupt (UART1 Rx)
DMA17 Interrupt (UART1 Tx)
DMA18 Interrupt (UART2 Rx)
DMA19 Interrupt (UART2 Tx)
Timer0, Timer1, Timer2 Interrupts
TWI0 Interrupt
6
Core Timer
7
General Interrupt 7
General Interrupt 8
General Interrupt 9
General Interrupt 10
General Interrupt 11
General Interrupt 12
General Interrupt 13
General Interrupt 14
General Interrupt 15
8
IVG8
9
IVG9
10
11
12
13
14
15
IVG10
IVG11
IVG12
IVG13
IVG14
IVG15
TWI1 Interrupt
CAN Receive Interrupt
CAN Transmit Interrupt
Table 3. System and Core Event Mapping
MXVR Status Interrupt
MXVR Control Message Interrupt
MXVR Asynchronous Packet Interrupt
Programmable Flags Interrupts
MDMA0 Stream 0 Interrupt
MDMA0 Stream 1 Interrupt
MDMA1 Stream 0 Interrupt
MDMA1 Stream 1 Interrupt
Software Watchdog Timer
Core
Event Name
Event Source
PLL Wake-Up Interrupt
DMA Controller 0 Error
DMA Controller 1 Error
PPI Error Interrupt
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG7
IVG8
IVG8
IVG9
IVG9
SPORT0 Error Interrupt
SPORT1 Error Interrupt
SPORT2 Error Interrupt
SPORT3 Error Interrupt
MXVR Synchronous Data Interrupt
SPI0 Error Interrupt
DMA CONTROLLERS
The processors have multiple, independent DMA controllers
that support automated data transfers with minimal overhead
for the processor core. DMA transfers can occur between the
ADSP-BF539/ADSP-BF539F processor internal memories and
any of its DMA capable peripherals. Additionally, DMA trans-
fers can be accomplished between any of the DMA-capable
peripherals and external devices connected to the external
memory interfaces, including the SDRAM controller and the
asynchronous memory controller. DMA capable peripherals
include the SPORTs, SPI ports, UARTs, and PPI. Each individ-
ual DMA capable peripheral has at least one dedicated DMA
channel. In addition, the MXVR peripheral has its own dedi-
cated DMA controller, which supports its own unique set of
operating modes.
SPI1 Error Interrupt
SPI2 Error Interrupt
UART0 Error Interrupt
UART1 Error Interrupt
UART2 Error Interrupt
CAN Error Interrupt
Real-Time Clock Interrupt
DMA0 Interrupt (PPI)
DMA1 Interrupt (SPORT0 Rx)
DMA2 Interrupt (SPORT0 Tx)
Rev. F
|
Page 8 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Like the other peripherals, the RTC can wake up the processor
from sleep mode upon generation of any RTC wake-up event.
Additionally, an RTC wake-up event can wake up the processor
from deep sleep mode, and wake up the on-chip internal voltage
regulator from a powered down state.
The DMA controllers support both 1-dimensional (1-D) and
2-dimensional (2-D) DMA transfers. DMA transfer initializa-
tion can be implemented from registers or from sets of
parameters called descriptor blocks.
The 2-D DMA capability supports arbitrary row and column
sizes up to 64K elements by 64K elements and arbitrary row and
column step sizes up to 32K elements. Furthermore, the col-
umn step size can be less than the row step size, allowing
implementation of interleaved data streams. This feature is
especially useful in video applications where data can be
deinterleaved on the fly.
Connect RTC pins RTXI and RTXO with external components
as shown in Figure 5.
RTXI
RTXO
R1
X1
Examples of DMA types supported by the processor’s DMA
controller include:
• A single, linear buffer that stops upon completion
C1
C2
• A circular, auto-refreshing buffer that interrupts on each
full or fractionally full buffer
• 1-D or 2-D DMA using a linked list of descriptors
SUGGESTED COMPONENTS:
ECLIPTEK EC38J (THROUGH-HOLE PACKAGE)
EPSON MC405 12 pF LOAD (SURFACE-MOUNT PACKAGE)
C1 = 22pF
C2 = 22pF
R1 = 10M:
• 2-D DMA using an array of descriptors, specifying only the
base DMA address within a common page
In addition to the dedicated peripheral DMA channels, there are
four memory DMA channels provided for transfers between the
various memories of the ADSP-BF539/ADSP-BF539F processor
system. This enables transfers of blocks of data between any of
the memories—including external SDRAM, ROM, SRAM, and
flash memory—with minimal processor intervention. Memory
DMA transfers can be controlled by a very flexible descriptor-
based methodology or by a standard register-based autobuffer
mechanism.
NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1.
CONTACT CRYSTAL MANUFACTURER FOR DETAILS. C1 AND C2
SPECIFICATIONS ASSUME BOARD TRACE CAPACITANCE OF 3pF.
Figure 5. External Components for RTC
WATCHDOG TIMER
The processors include a 32-bit timer that can be used to imple-
ment a software watchdog function. A software watchdog can
improve system availability by forcing the processor to a known
state through generation of a hardware reset, nonmaskable
interrupt (NMI), or general-purpose interrupt, if the timer
expires before being reset by software. Programs initialize the
count value of the timer, enable the appropriate interrupt, and
then enable the timer. Thereafter, the software must reload the
counter before it counts to zero from the programmed value.
This protects the system from remaining in an unknown state
where software, which would normally reset the timer, has
stopped running due to an external noise condition or software
error.
REAL-TIME CLOCK
The ADSP-BF539/ADSP-BF539F processor real-time clock
(RTC) provides a robust set of digital watch features, including
current time, stopwatch, and alarm. The RTC is clocked by a
32.768 kHz crystal external to the Blackfin processors. The RTC
peripheral has dedicated power supply pins so that it can remain
powered up and clocked even when the rest of the processor is
in a low power state. The RTC provides several programmable
interrupt options, including interrupt per second, minute, hour,
or day clock ticks, interrupt on programmable stopwatch count-
down, or interrupt at a programmed alarm time.
If configured to generate a hardware reset, the watchdog timer
resets both the core and the processor peripherals. After a reset,
software can determine if the watchdog was the source of the
hardware reset by interrogating a status bit in the watchdog
timer control register.
The 32.768 kHz input clock frequency is divided down to a 1 Hz
signal by a prescaler. The counter function of the timer consists
of four counters: a 60-second counter, a 60-minute counter, a
24-hour counter, and an 32,768-day counter.
When enabled, the alarm function generates an interrupt when
the output of the timer matches the programmed value in the
alarm control register. There are two alarms: the first alarm is
for a time of day. The second alarm is for a day and time of
that day.
The timer is clocked by the system clock (SCLK), at a maximum
frequency of fSCLK
.
TIMERS
There are four general-purpose programmable timer units in
the ADSP-BF539/ADSP-BF539F processors. Three timers have
an external pin that can be configured either as a pulse-width
modulator (PWM) or timer output, as an input to clock the
timer, or as a mechanism for measuring pulse widths and
periods of external events. These timers can be synchronized to
The stopwatch function counts down from a programmed
value, with one second resolution. When the stopwatch is
enabled and the counter underflows, an interrupt is generated.
Rev. F
|
Page 9 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
an external clock input to the PF1 pin (TACLK), an external
clock input to the PPI_CLK pin (TMRCLK), or to the internal
SCLK.
SERIAL PERIPHERAL INTERFACE (SPI) PORTS
The processors incorporate three SPI-compatible ports that
enable the processor to communicate with multiple SPI com-
patible devices.
The timer units can be used in conjunction with UART0 to
measure the width of the pulses in the data stream to provide an
auto-baud detect function for a serial channel.
The SPI interface uses three pins for transferring data: two data
pins (master output-slave input, MOSIx, and master input-slave
output, MISOx) and a clock pin (serial clock, SCKx). An SPI
chip select input pin (SPIxSS) lets other SPI devices select the
processor. For SPI0, seven SPI chip select output pins (SPI0-
SEL7–1) let the processor select other SPI devices. SPI1 and
SPI2 each have a single SPI chip select output pin (SPI1SEL1
and SPI2SEL1) for SPI point-to-point communication. Each of
the SPI select pins is a reconfigured GPIO pin. Using these pins,
the SPI ports provide a full-duplex, synchronous serial interface,
which supports both master/slave modes and multimaster
environments.
The timers can generate interrupts to the processor core provid-
ing periodic events for synchronization, either to the system
clock or to a count of external signals.
In addition to the three general-purpose programmable timers,
a fourth timer is also provided. This extra timer is clocked by the
internal processor clock and is typically used as a system tick
clock for generation of operating system periodic interrupts.
SERIAL PORTS (SPORTS)
The ADSP-BF539/ADSP-BF539F processors incorporate four
dual-channel synchronous serial ports for serial and multipro-
cessor communications. The SPORTs support the following
features:
The SPI ports’ baud rate and clock phase/polarities are pro-
grammable, and they each have an integrated DMA controller,
configurable to support transmit or receive data streams. Each
SPI DMA controller can only service unidirectional accesses at
any given time.
• I2S capable operation.
• Bidirectional operation – Each SPORT has two sets of inde-
pendent transmit and receive pins, enabling 16 channels of
I2S stereo audio.
The SPI port clock rate is calculated as:
fSCLK
2 SPIx_BAUD
SPI Clock Rate =
------------------------------------
• Buffered (8-deep) transmit and receive ports – Each port
has a data register for transferring data words to and from
other processor components and shift registers for shifting
data in and out of the data registers.
where the 16-bit SPIx_BAUD register contains a value of 2 to
65,535.
During transfers, the SPI port simultaneously transmits and
receives by serially shifting data in and out on its two serial data
lines. The serial clock line synchronizes the shifting and sam-
pling of data on the two serial data lines.
• Clocking – Each transmit and receive port can either use an
external serial clock or generate its own, in frequencies
ranging from (fSCLK/131,070) Hz to (fSCLK/2) Hz.
• Word length – Each SPORT supports serial data words
from 3 bits to 32 bits in length, transferred most significant
bit first or least significant bit first.
2-WIRE INTERFACE
The processors incorporate two 2-wire interface (TWI) modules
that are compatible with the Philips Inter-IC bus standard. The
TWI modules offer the capabilities of simultaneous master and
slave operation, support for 7-bit addressing, and multimedia
data arbitration. The TWI also includes master clock synchroni-
zation and support for clock low extension.
• Framing – Each transmit and receive port can run with or
without frame sync signals for each data word. Frame sync
signals can be generated internally or externally, active high
or low, and with either of two pulse widths and early or late
frame sync.
The TWI interface uses two pins for transferring clock (SCLx)
and data (SDAx) and supports the protocol at speeds up to
400 kbps.
• Companding in hardware – Each SPORT can perform
A-law or μ-law companding according to ITU recommen-
dation G.711. Companding can be selected on the transmit
and/or receive channel of the SPORT without additional
latencies.
The TWI interface pins are compatible with 5 V logic levels.
UART PORTS
• DMA operations with single-cycle overhead – Each SPORT
can automatically receive and transmit multiple buffers of
memory data. The processor can link or chain sequences of
DMA transfers between a SPORT and memory.
The processors incorporate three full-duplex universal asyn-
chronous receiver/transmitter (UART) ports, which are fully
compatible with PC standard UARTs. The UART ports provide
a simplified UART interface to other peripherals or hosts, sup-
porting full-duplex, DMA supported, asynchronous transfers of
serial data. The UART ports include support for 5 data bits to
8 data bits, 1 stop bit or 2 stop bits, and none, even, or odd par-
ity. The UART ports support two modes of operation:
• Interrupts – Each transmit and receive port generates an
interrupt upon completing the transfer of a data word or
after transferring an entire data buffer or buffers through
DMA.
• Multichannel capability – Each SPORT supports 128 chan-
nels out of a 1024-channel window and is compatible with
the H.100, H.110, MVIP-90, and HMVIP standards.
Rev. F
|
Page 10 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
• PIO (programmed I/O) – The processor sends or receives
data by writing or reading I/O mapped UART registers.
The data is double buffered on both transmit and receive.
• Flag interrupt mask registers – The two flag interrupt mask
registers allow each individual PFx pin to function as an
interrupt to the processor. Similar to the two flag control
registers that are used to set and clear individual flag values,
one flag interrupt mask register sets bits to enable interrupt
function, and the other flag interrupt mask register clears
bits to disable interrupt function. PFx pins defined as
inputs can be configured to generate hardware interrupts,
while output PFx pins can be triggered by software
interrupts.
• DMA (direct memory access) – The DMA controller trans-
fers both transmit and receive data. This reduces the
number and frequency of interrupts required to transfer
data to and from memory. Each UART has two dedicated
DMA channels, one for transmit and one for receive. These
DMA channels have lower default priority than most DMA
channels because of their relatively low service rates.
• Flag interrupt sensitivity registers – The two flag interrupt
sensitivity registers specify whether individual PFx pins are
level- or edge-sensitive and specify—if edge-sensitive—
whether just the rising edge or both the rising and falling
edges of the signal are significant. One register selects the
type of sensitivity, and one register selects which edges are
significant for edge-sensitivity.
Each UART port’s baud rate, serial data format, error code gen-
eration and status, and interrupts are programmable:
• Supporting bit rates ranging from (fSCLK/1,048,576) to
(fSCLK/16) bits per second.
• Supporting data formats from 7 bits to 12 bits per frame.
• Both transmit and receive operations can be configured to
generate maskable interrupts to the processor.
The PFx pins can also be used by the SPI0 and PPI ports as
shown in Table 4, depending on how the peripherals are config-
ured. Care must be taken so that these pins are not used for
multiple purposes simultaneously.
Each UART port’s clock rate is calculated as:
fSCLK
UART Clock Rate =
--------------------------------------------
16 UART_Divisor
General-Purpose I/O Ports C, D, and E
where the 16-bit UART_Divisor comes from the UARTx_DLH
register (most significant 8 bits) and UARTx_DLL register (least
significant 8 bits).
There are 38 general-purpose I/O pins that are multiplexed with
other peripherals. They are arranged into Ports C, D, and E as
shown in Table 4. The GPIO differ from the programmable
flags on Port F in that the GPIO pins cannot generate interrupts
to the processor.
In conjunction with the general-purpose timer functions, auto-
baud detection is supported on UART0.
The capabilities of the UARTs are further extended with sup-
port for the Infrared Data Association (IrDA®) Serial Infrared
Physical Layer Link Specification (SIR) protocol.
Table 4. Programmable Flag/GPIO Ports
Alternate Programmable Flag/
GPIO Port Function
Peripheral
PPI
PROGRAMMABLE I/O PINS
PF15–3
The ADSP-BF539/ADSP-BF539F processor has numerous
peripherals that may not all be required for every application.
Therefore, many of the pins have a secondary function as pro-
grammable I/O pins. There are two types of programmable I/O
pins with slightly different functionality: programmable flags
and general-purpose I/O.
SPORT2
SPORT3
SPI0
PE7–0
PE15–8
PF7–0
SPI1
PD4–0
SPI2
PD9–5
Programmable Flags (GPIO Port F)
UART1
UART2
CAN
PD11–10
PD13–12
PC1–01
There are 16 bidirectional, general-purpose programmable flag
(PF15–0) pins on GPIO Port F. Each programmable flag can be
individually controlled by manipulation of the flag control, sta-
tus, and interrupt registers:
MXVR
PC9–41
1 PC1 and PC4 are open-drain when configured as GPIO outputs.
• Flag direction control register – Specifies the direction of
each individual PFx pin as input or output.
The general-purpose I/O pins can be individually controlled by
manipulation of the control and status registers. These pins will
not cause interrupts to be generated to the processor but can be
polled to determine their status.
• Flag control and status registers – The processors employ a
“write one to modify” mechanism that allows any combi-
nation of individual flags to be modified in a single
instruction, without affecting the level of any other flags.
Four control registers are provided. One register is written
in order to set flag values, one register is written in order to
clear flag values, one register is written in order to toggle
flag values, and one register is written in order to specify a
flag value. Reading the flag status register allows software to
interrogate the sense of the flags.
• GPIO direction control register – Specifies the direction of
each individual GPIOx pin as input or output.
• GPIO control and status registers – The processors employ
a “write one to modify” mechanism that allows any combi-
nation of individual GPIO pins to be modified in a single
Rev. F
|
Page 11 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
instruction, without affecting the level of any other GPIO
pin. Four control registers and a data register are provided
for each GPIO port. One register is written in order to set
GPIO pin values, one register is written in order to clear
GPIO pin values, one register is written in order to toggle
GPIO pin values, and one register is written in order to
specify a GPIO input or output. Reading the GPIO data
register allows software to determine the state of the input
GPIO pins.
Frame Capture Mode
This mode allows the video source(s) to act as a slave (e.g., for
frame capture). The processors control when to read from the
video source(s). PPI_FS1 is an HSYNC output, and PPI_FS2 is a
VSYNC output.
Output Mode
This mode is used for transmitting video or other data with up
to three output frame syncs. Typically, a single frame sync is
appropriate for data converter applications, whereas two or
three frame syncs could be used for sending video with hard-
ware signaling.
Note that the GP pin is used to specify the status of the GPIO
pins PC9–PC4 at power up. If GP is tied high, then pins
PC9–PC4 are configured as GPIO after reset. The pins cannot
be reconfigured through software, and special care must be
taken with the MLF pin. If the GP pin is tied low, then the pins
are configured as MXVR pins after reset but can be reconfig-
ured as GPIO pins through software.
ITU-R 656 Mode Descriptions
The ITU-R 656 modes of the PPI are intended to suit a wide
variety of video capture, processing, and transmission applica-
tions. Three distinct submodes are supported:
PARALLEL PERIPHERAL INTERFACE
• Active Video Only Mode
• Vertical Blanking Only Mode
• Entire Field Mode
The ADSP-BF539/ADSP-BF539F processors provide a parallel
peripheral interface (PPI) that can connect directly to parallel
ADC and DAC converters, video encoders and decoders, and
other general-purpose peripherals. The PPI consists of a dedi-
cated input clock pin, up to 3 frame synchronization pins, and
up to 16 data pins. The input clock supports parallel data rates
up to fSCLK/2 MHz, and the synchronization signals can be con-
figured as either inputs or outputs.
Active Video Only Mode
This mode is used when only the active video portion of a field
is of interest and not any of the blanking intervals. The PPI will
not read in any data between the end of active video (EAV) and
start of active video (SAV) preamble symbols, or any data pres-
ent during the vertical blanking intervals. In this mode, the
control byte sequences are not stored to memory; they are
filtered by the PPI. After synchronizing to the start of Field 1,
the PPI ignores incoming samples until it sees an SAV code. The
user specifies the number of active video lines per frame (in the
PPI_COUNT register).
The PPI supports a variety of general-purpose and ITU-R 656
modes of operation. In general-purpose mode, the PPI provides
half-duplex, bidirectional data transfer with up to 16 bits of
data. Up to 3 frame synchronization signals are also provided.
In ITU-R 656 mode, the PPI provides half-duplex, bidirectional
transfer of 8- or 10-bit video data. Additionally, on-chip decode
of embedded start-of-line (SOL) and start-of-field (SOF) pre-
amble packets are supported.
Vertical Blanking Interval Mode
General-Purpose Mode Descriptions
In this mode, the PPI only transfers vertical blanking interval
(VBI) data.
The general-purpose modes of the PPI are intended to suit a
wide variety of data capture and transmission applications.
Three distinct submodes are supported:
Entire Field Mode
In this mode, the entire incoming bit stream is read in through
the PPI. This includes active video, control preamble sequences,
and ancillary data that can be embedded in horizontal and verti-
cal blanking intervals. Data transfer starts immediately after
synchronization to Field 1.
• Input Mode – Frame syncs and data are inputs into the PPI.
• Frame Capture Mode – Frame syncs are outputs from the
PPI, but data are inputs.
• Output Mode – Frame syncs and data are outputs from
the PPI.
CONTROLLER AREA NETWORK (CAN) INTERFACE
Input Mode
The ADSP-BF539/ADSP-BF539F processors provide a CAN
controller that is a communication controller implementing the
controller area network (CAN) V2.0B protocol. This protocol is
an asynchronous communications protocol used in both indus-
trial and automotive control systems. CAN is well suited for
control applications due to its ability to communicate reliably
over a network since the protocol incorporates CRC checking,
message error tracking, and fault node confinement.
This mode is intended for ADC applications, as well as video
communication with hardware signaling. In its simplest form,
PPI_FS1 is an external frame sync input that controls when to
read data. The PPI_DELAY MMR allows for a delay (in PPI_-
CLK cycles) between reception of this frame sync and the
initiation of data reads. The number of input data samples is
user programmable and defined by the contents of the
PPI_COUNT register. The PPI supports 8-bit, and 10-bit
through 16-bit data and are programmable in the PPI_CON-
TROL register.
Rev. F
|
Page 12 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
The CAN controller is based on a 32-entry mailbox RAM and
supports both the standard and extended identifier (ID) mes-
sage formats specified in the CAN protocol specification,
Revision 2.0, Part B.
The MXVR peripheral can wake up the processor from sleep
mode when a wake-up preamble is received over the network or
based on any other MXVR interrupt event. Additionally, detec-
tion of network activity by the MXVR can be used to wake up
the processor from sleep mode and wake up the on-chip inter-
nal voltage regulator from the powered-down hibernate state.
These features allow the processor to operate in a low-power
state when there is no network activity or when data is not cur-
rently being received or transmitted by the MXVR.
Each mailbox consists of eight 16-bit data words. The data is
divided into fields, which includes a message identifier, a time
stamp, a byte count, up to 8 bytes of data, and several control
bits. Each node monitors the messages being passed on the net-
work. If the identifier in the transmitted message matches an
identifier in one of its mailboxes, then the module knows that
the message was meant for it, passes the data into its appropriate
mailbox, and signals the processor of message arrival with an
interrupt.
The MXVR clock is provided through a dedicated external crys-
tal or crystal oscillator. For 44.1 kHz frame syncs, use a
45.1584 MHz crystal or oscillator; for 48 kHz frame syncs, use a
49.152 MHz crystal or oscillator. If using a crystal to provide the
MXVR clock, use a parallel-resonant, fundamental mode,
microprocessor-grade crystal.
The CAN controller can wake up the processor from sleep mode
upon generation of a wake-up event, such that the processor can
be maintained in a low power mode during idle conditions.
Additionally, a CAN wake-up event can wake up the on-chip
internal voltage regulator from the hibernate state.
DYNAMIC POWER MANAGEMENT
The ADSP-BF539/ADSP-BF539F processors provide four oper-
ating modes, each with a different performance/power profile.
In addition, dynamic power management provides the control
functions to dynamically alter the processor core supply voltage,
further reducing power dissipation. Control of clocking to each
of the ADSP-BF539/ADSP-BF539F processor peripherals also
reduces power consumption. See Table 5 for a summary of the
power settings for each mode.
The electrical characteristics of each network connection are
very stringent; therefore, the CAN interface is typically divided
into two parts: a controller and a transceiver. This allows a sin-
gle controller to support different drivers and CAN networks.
The ADSP-BF539/ADSP-BF539F CAN module represents the
controller part of the interface. This module’s network I/O is a
single transmit output and a single receive input, which connect
to a line transceiver.
Full-On Operating Mode—Maximum Performance
The CAN clock is derived from the processor system clock
(SCLK) through a programmable divider and therefore does not
require an additional crystal.
In the full-on mode, the PLL is enabled and is not bypassed,
providing capability for maximum operational frequency. This
is the power-up default execution state in which maximum per-
formance can be achieved. The processor core and all enabled
peripherals run at full speed.
MEDIA TRANSCEIVER MAC LAYER (MXVR)
The ADSP-BF539/ADSP-BF539F processors provide a media
transceiver (MXVR) MAC layer, allowing the processor to be
connected directly to a MOST network through just an FOT or
electrical PHY.
Active Operating Mode—Moderate Dynamic Power
Savings
In the active mode, the PLL is enabled but bypassed. Because the
PLL is bypassed, the processor’s core clock (CCLK) and system
clock (SCLK) run at the input clock (CLKIN) frequency. DMA
access is available to appropriately configured L1 memories.
The MXVR is fully compatible with industry standard
standalone MOST controller devices, supporting 22.579 Mbps
or 24.576 Mbps data transfer. It offers faster lock times, greater
jitter immunity, and a sophisticated DMA scheme for data
transfers. The high speed internal interface to the core and L1
memory allows the full bandwidth of the network to be utilized.
The MXVR can operate as either the network master or as a net-
work slave.
In the active mode, it is possible to disable the PLL through the
PLL Control register (PLL_CTL). If disabled, the PLL must be
re-enabled before transitioning to the full-on or sleep modes.
Table 5. Power Settings
Synchronous data is transferred to or from the synchronous
data channels through eight programmable DMA engines. The
synchronous data DMA engines can operate in various modes,
including modes that trigger DMA operation when data pat-
terns are detected in the receive data stream. Furthermore, two
DMA engines support asynchronous traffic and control mes-
sage traffic.
Core
Clock
System
Clock Core
PLL
Mode/State PLL
Bypassed (CCLK) (SCLK) Power
Full-On
Active
Enabled
No
Enabled Enabled On
Enabled Enabled On
Enabled/
disabled
Yes
Sleep
Enabled
Disabled Enabled On
Disabled Disabled On
Disabled Disabled Off
Interrupts are generated when a user-defined amount of syn-
chronous data has been sent or received by the processor or
when asynchronous packets or control messages have been sent
or received.
Deep Sleep Disabled
Hibernate
Disabled
Rev. F
|
Page 13 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
• The 1.25 V VDDINT power domain supplies all internal logic
except for the RTC logic and the MXVR PLL.
Sleep Operating Mode—High Dynamic Power Savings
The sleep mode reduces dynamic power dissipation by disabling
the clock to the processor core (CCLK). The PLL and system
clock (SCLK), however, continue to operate in this mode. Typi-
cally, an external event or RTC activity wakes up the processor.
When in the sleep mode, assertion of a wake-up event enabled
in the SIC_IWRx register causes the processor to sense the value
of the BYPASS bit in the PLL control register (PLL_CTL). If
BYPASS is disabled, the processor transitions to the full on
mode. If BYPASS is enabled, the processor will transition to the
active mode. When in the sleep mode, system DMA access to L1
memory is not supported.
• The 3.3 V VDDEXT power domain supplies all I/O except for
the RTC and MXVR crystals.
There are no sequencing requirements for the various power
domains.
Table 6. Power Domains
Power Domain
VDD Range
VDDRTC
RTC Crystal I/O and Logic
MXVR Crystal I/O
MXEVDD
MPIVDD
Deep Sleep Operating Mode—Maximum Dynamic Power
Savings
MXVR PLL Analog and Logic
All Internal Logic Except RTC and MXVR PLL VDDINT
All I/O Except RTC and MXVR Crystals VDDEXT
The deep sleep mode maximizes dynamic power savings by dis-
abling the clocks to the processor core (CCLK) and to all
synchronous peripherals (SCLK). Asynchronous peripherals
such as the RTC may still be running but will not be able to
access internal resources or external memory. This powered-
down mode can only be exited by assertion of the reset interrupt
(RESET) or by an asynchronous interrupt generated by the
RTC. When in deep sleep mode, an RTC asynchronous
interrupt causes the processor to transition to the active mode.
Assertion of RESET while in deep sleep mode causes the proces-
sor to transition to the full-on mode.
The VDDRTC should either be connected to an isolated supply
such as a battery (if the RTC is to operate while the rest of the
chip is powered down) or should be connected to the VDDEXT
plane on the board. The VDDRTC should remain powered when
the processor is in hibernate state and should also remain pow-
ered even if the RTC functionality is not being used in an
application. The MXEVDD should be connected to the VDDEXT
plane on the board at a single location with local bypass capaci-
tors. The MXEVDD should remain powered when the
processor is in hibernate state and should also remain powered
even when the MXVR functionality is not being used in an
application. The MPIVDD should be connected to the VDDINT
plane on the board at a single location through a ferrite bead
with local bypass capacitors.
Hibernate State—Maximum Static Power Savings
The hibernate state maximizes static power savings by disabling
the voltage and clocks to the processor core (CCLK) and to all
the synchronous peripherals (SCLK). The internal voltage regu-
lator for the processor can be shut off by writing b#00 to the
FREQ bits of the VR_CTL register. This sets the internal power
supply voltage (VDDINT) to 0 V to provide the lowest static power
dissipation. Any critical information stored internally (memory
contents, register contents, etc.) must be written to a nonvolatile
storage device prior to removing power if the processor state is
to be preserved. Since VDDEXT can still be supplied in this mode,
all of the external pins three-state, unless otherwise specified.
This allows other devices that may be connected to the proces-
sor to still have power applied without drawing unwanted
current. The internal supply regulator can be woken up either
by a real-time clock wake-up, by CAN bus traffic, by asserting
the RESET pin, or by an external source via the GPW pin.
The power dissipated by a processor is largely a function of the
clock frequency of the processor and the square of the operating
voltage. For example, reducing the clock frequency by 25%
results in a 25% reduction in dynamic power dissipation, while
reducing the voltage by 25% reduces dynamic power dissipation
by more than 40%. Further, these power savings are additive in
that, if the clock frequency and supply voltage are both reduced,
the power savings can be dramatic.
The dynamic power management feature of the
ADSP-BF539/ADSP-BF539F processors allow both the proces-
sor input voltage (VDDINT) and clock frequency (fCCLK) to be
dynamically controlled.
The savings in power dissipation can be modeled using the
power savings factor and % power savings calculations.
Power Savings
As shown in Table 6, the ADSP-BF539/ADSP-BF539F proces-
sors support five different power domains. The use of multiple
power domains maximizes flexibility, while maintaining com-
pliance with industry standards and conventions:
The power savings factor is calculated as
Power Savings Factor
2
fCCLKRED
fCCLKNOM
VDDINTRED
VDDINTNOM
tRED
= ------------------- ------------------------ ----------
• The 3.3 V VDDRTC power domain supplies the RTC I/O and
logic so that the RTC can remain functional when the rest
of the chip is powered off.
tNOM
where:
f
f
CCLKNOM is the nominal core clock frequency.
CCLKRED is the reduced core clock frequency.
• The 3.3 V MXEVDD power domain supplies the MXVR
crystal and is separate to provide noise isolation.
• The 1.25 V MPIVDD power domain supplies the MXVR
PLL and is separate to provide noise isolation.
V
DDINTNOM is the nominal internal supply voltage.
Rev. F
|
Page 14 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
If an external clock is used, it should be a TTL-compatible signal
and must not be halted, changed, or operated below the speci-
fied frequency during normal operation. This signal is
connected to the processor’s CLKIN pin. When an external
clock is used, the XTAL pin must be left unconnected.
V
DDINTRED is the reduced internal supply voltage.
NOM is the duration running at fCCLKNOM
RED is the duration running at fCCLKRED
t
t
.
.
The Power Savings Factor is calculated as
Alternatively, because the processors include an on-chip oscilla-
tor circuit, an external crystal can be used. For fundamental
frequency operation, use the circuit shown in Figure 7. A paral-
lel-resonant, fundamental frequency, microprocessor-grade
crystal is connected across the CLKIN and XTAL pins. The on-
chip resistance between CLKIN and the XTAL pin is in the
500 kW range. Further parallel resistors are typically not recom-
mended. The two capacitors and the series resistor, shown in
Figure 7, fine tune the phase and amplitude of the sine fre-
quency. The capacitor and resistor values, shown in Figure 7,
are typical values only. The capacitor values are dependent upon
the crystal manufacturer’s load capacitance recommendations
and the physical PCB layout. The resistor value depends on the
drive level specified by the crystal manufacturer. System designs
should verify the customized values based on careful investiga-
tion on multiple devices over the allowed temperature range.
% Power Savings = 1 – Power Savings Factor 100%
VOLTAGE REGULATION
The Blackfin processors provide an on-chip voltage regulator
that can generate appropriate VDDINT voltage levels from the
V
DDEXT supply. See Operating Conditions on Page 26 for regula-
tor tolerances and acceptable VDDEXT ranges for specific models.†
The regulator controls the internal logic voltage levels and is
programmable with the voltage regulator control register
(VR_CTL) in increments of 50 mV. To reduce standby power
consumption, the internal voltage regulator can be programmed
to remove power to the processor core while I/O power (VDDRTC
MXEVDD, VDDEXT) is still supplied. While in the hibernate
state, I/O power is still being applied, eliminating the need for
external buffers. The voltage regulator can be activated from
this power-down state through an RTC wake-up, a CAN wake-
up, an MXVR wake-up, a general-purpose wake-up, or by
asserting RESET, all of which will then initiate a boot sequence.
The regulator can also be disabled and bypassed at the user’s
discretion.
,
A third-overtone crystal can be used at frequencies above
25 MHz. The circuit is then modified to ensure crystal operation
only at the third overtone, by adding a tuned inductor circuit as
shown in Figure 7.
As shown in Figure 8 on Page 16, the core clock (CCLK) and
system peripheral clock (SCLK) are derived from the input
clock (CLKIN) signal. An on-chip PLL is capable of multiplying
the CLKIN signal by a user programmable 0.5× to 64× multipli-
cation factor (bounded by specified minimum and maximum
VCO frequencies). The default multiplier is 10×, but it can be
modified by a software instruction sequence. On-the-fly fre-
quency changes can be effected by simply writing to the
PLL_DIV register.
SET OF DECOUPLING
CAPACITORS
V
DDEXT
(LOW-INDUCTANCE)
V
V
DDEXT
DDINT
+
100μF
10μH
100nF
+
+
100μF
FDS9431A
100μF
Blackfin
10μF
LOW ESR
ZHCS1000
CLKOUT
VR
VR
OUT
TO PLL CIRCUITRY
EN
SHORT AND LOW-
INDUCTANCE WIRE
OUT
NOTE: DESIGNER SHOULD MINIMIZE
TRACE LENGTH TO FDS9431A.
700:
GND
V
DDEXT
XTAL
CLKIN
Figure 6. Voltage Regulator Circuit
1M:
0:*
CLOCK SIGNALS
FOR OVERTONE
OPERATION ONLY
18pF*
18pF*
The ADSP-BF539/ADSP-BF539F processors can be clocked by
an external crystal, a sine wave input, or a buffered, shaped
clock derived from an external clock oscillator.
NOTE: VALUES MARKED WITH * MUST BE CUSTOMIZED
DEPENDING ON THE CRYSTAL AND LAYOUT. PLEASE
ANALYZE CAREFULLY.
Figure 7. External Crystal Connections
† See Switching Regulator Design Considerations for ADSP-BF533 Blackfin
Processors (EE-228).
Rev. F
|
Page 15 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
BOOTING MODES
“FINE” ADJUSTMENT
“COARSE” ADJUSTMENT
ON-THE-FLY
REQUIRES PLL SEQUENCING
The ADSP-BF539/ADSP-BF539F processors have three mecha-
nisms (listed in Table 9) for automatically loading internal L1
instruction memory after a reset. A fourth mode is provided to
execute from external memory, bypassing the boot sequence.
CCLK
SCLK
÷ 1, 2, 4, 8
÷ 1:15
PLL
0.5uTO 64u
CLKIN
Table 9. Booting Modes
VCO
BMODE1–0 Description
00
Execute from 16-bit external memory
(bypass boot ROM)
SCLK d CCLK
SCLK d 133MHz
01
Boot from 8-bit or 16-bit flash or boot from on-chip
flash (ADSP-BF539F only)
Figure 8. Frequency Modification Methods
10
11
Boot from SPI serial master connected to SPI0
Boot from SPI serial slave EEPROM/flash
(8-,16-, or 24-bit address range, or Atmel
AT45DB041, AT45DB081, or AT45DB161serial flash)
connected to SPI0
All on-chip peripherals are clocked by the system clock (SCLK).
The system clock frequency is programmable by means of the
SSEL3–0 bits of the PLL_DIV register. The values programmed
into the SSEL fields define a divide ratio between the PLL output
(VCO) and the system clock. SCLK divider values are 1 through
15. Table 7 illustrates typical system clock ratios.
The BMODE pins of the reset configuration register, sampled
during power-on resets and software initiated resets, implement
the following modes:
Table 7. Example System Clock Ratios
• Execute from 16-bit external memory – Execution starts
from address 0x2000 0000 with 16-bit packing. The boot
ROM is bypassed in this mode. All configuration settings
are set for the slowest device possible (3-cycle hold time;
15-cycle R/W access times; 4-cycle setup).
Signal Name Divider Ratio Example Frequency Ratios (MHz)
SSEL3–0
VCO/SCLK
VCO
100
300
500
SCLK
100
50
0001
0110
1010
1:1
6:1
• Boot from 8-bit or 16-bit external flash memory – The 8-bit
flash boot routine located in boot ROM memory space is
set up using asynchronous memory bank 0. For
ADSP-BF539F processors, if FCE is connected to AMS0,
then the on-chip flash is booted. All configuration settings
are set for the slowest device possible (3-cycle hold time;
15-cycle R/W access times; 4-cycle setup).
10:1
50
The maximum frequency of the system clock is fSCLK. Note that
the divisor ratio must be chosen to limit the system clock fre-
quency to its maximum of fSCLK. The SSEL value can be changed
dynamically without any PLL lock latencies by writing the
appropriate values to the PLL divisor register (PLL_DIV).
• Boot from SPI serial EEPROM/flash (8-, 16-, or 24-bit
addressable, or Atmel AT45DB041, AT45DB081, or
AT45DB161) connected to SPI0 – The SPI0 port uses the
PF2 output pin to select a single SPI EEPROM/flash device,
submits a read command and successive address bytes
(0x00) until a valid 8-, 16-, or 24-bit, or Atmel addressable
device is detected, and begins clocking data into the begin-
ning of the L1 instruction memory.
Note that when the SSEL value is changed, it will affect all the
peripherals that derive their clock signals from the SCLK signal.
The core clock (CCLK) frequency can also be dynamically
changed by means of the CSEL1–0 bits of the PLL_DIV register.
Supported CCLK divider ratios are 1, 2, 4, and 8, as shown in
Table 8. This programmable core clock capability is useful for
fast core frequency modifications.
• Boot from SPI host device connected to SPI0 – The Black-
fin processor operates in SPI slave mode and is configured
to receive the bytes of the .LDR file from an SPI host (mas-
ter) agent. To hold off the host device from transmitting
while the boot ROM is busy, the Blackfin processor asserts
a GPIO pin, called host wait (HWAIT), to signal the host
device not to send any more bytes until the flag is deas-
serted. The flag is chosen by the user and this information
is transferred to the Blackfin processor via bits 10:5 of the
FLAG header in the .LDR image.
Table 8. Core Clock Ratios
Signal Name Divider Ratio Example Frequency Ratios
CSEL1–0
VCO/CCLK
VCO
300
300
500
200
CCLK
300
150
125
25
00
01
10
11
1:1
2:1
4:1
8:1
For each of the boot modes, a 10-byte header is first read from
an external memory device. The header specifies the number of
bytes to be transferred and the memory destination address.
Rev. F
|
Page 16 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Multiple memory blocks can be loaded by any boot sequence.
Once all blocks are loaded, program execution commences from
the start of L1 instruction SRAM.
Integrated Development Environments (IDEs)
For C/C++ software writing and editing, code generation, and
debug support, Analog Devices offers two IDEs.
In addition, Bit 4 of the reset configuration register can be set by
application code to bypass the normal boot sequence during a
software reset. For this case, the processor jumps directly to the
beginning of L1 instruction memory.
The newest IDE, CrossCore Embedded Studio, is based on the
TM
Eclipse framework. Supporting most Analog Devices proces-
sor families, it is the IDE of choice for future processors,
including multicore devices. CrossCore Embedded Studio
seamlessly integrates available software add-ins to support real
time operating systems, file systems, TCP/IP stacks, USB stacks,
algorithmic software modules, and evaluation hardware board
support packages. For more information visit
To augment the boot modes, a secondary software loader is pro-
vided that adds additional booting mechanisms. This secondary
loader provides the ability to boot from 16-bit flash memory,
fast flash, variable baud rate, and other sources. In all boot
modes except bypass, program execution starts from on-chip L1
memory address 0xFFA0 0000.
www.analog.com/cces.
The other Analog Devices IDE, VisualDSP++, supports proces-
sor families introduced prior to the release of CrossCore
Embedded Studio. This IDE includes the Analog Devices VDK
real time operating system and an open source TCP/IP stack.
For more information visit www.analog.com/visualdsp. Note
that VisualDSP++ will not support future Analog Devices
processors.
INSTRUCTION SET DESCRIPTION
The Blackfin processor family assembly language instruction set
employs an algebraic syntax designed for ease of coding and
readability. The instructions have been specifically tuned to pro-
vide a flexible, densely encoded instruction set that compiles to
a very small final memory size. The instruction set also provides
fully featured multifunction instructions that allow the pro-
grammer to use many of the processor core resources in a single
instruction. Coupled with many features more often seen on
microcontrollers, this instruction set is very efficient when com-
piling C and C++ source code. In addition, the architecture
supports both user (algorithm/application code) and supervisor
(O/S kernel, device drivers, debuggers, ISRs) modes of opera-
tion, allowing multiple levels of access to core processor
resources.
EZ-KIT Lite Evaluation Board
For processor evaluation, Analog Devices provides wide range
of EZ-KIT Lite® evaluation boards. Including the processor and
key peripherals, the evaluation board also supports on-chip
emulation capabilities and other evaluation and development
features. Also available are various EZ-Extenders®, which are
daughter cards delivering additional specialized functionality,
including audio and video processing. For more information
visit www.analog.com and search on “ezkit” or “ezextender”.
The assembly language, which takes advantage of the proces-
sor’s unique architecture, offers the following advantages:
EZ-KIT Lite Evaluation Kits
For a cost-effective way to learn more about developing with
Analog Devices processors, Analog Devices offer a range of EZ-
KIT Lite evaluation kits. Each evaluation kit includes an EZ-KIT
Lite evaluation board, directions for downloading an evaluation
version of the available IDE(s), a USB cable, and a power supply.
The USB controller on the EZ-KIT Lite board connects to the
USB port of the user’s PC, enabling the chosen IDE evaluation
suite to emulate the on-board processor in-circuit. This permits
the customer to download, execute, and debug programs for the
EZ-KIT Lite system. It also supports in-circuit programming of
the on-board Flash device to store user-specific boot code,
enabling standalone operation. With the full version of Cross-
Core Embedded Studio or VisualDSP++ installed (sold
separately), engineers can develop software for supported EZ-
KITs or any custom system utilizing supported Analog Devices
processors.
• Seamlessly integrated DSP/CPU features are optimized for
both 8-bit and 16-bit operations.
• A multi-issue load/store modified Harvard architecture,
which supports two 16-bit MAC or four 8-bit ALU plus
two load/store plus two pointer updates per cycle.
• All registers, I/O, and memory are mapped into a unified
4G byte memory space, providing a simplified program-
ming model.
• Microcontroller features, such as arbitrary bit and bit-field
manipulation, insertion, and extraction; integer operations
on 8-, 16-, and 32-bit data types; and separate user and
supervisor stack pointers.
• Code density enhancements, which include intermixing of
16-bit and 32-bit instructions (no mode switching, no code
segregation). Frequently used instructions are encoded in
16 bits.
Software Add-Ins for CrossCore Embedded Studio
Analog Devices offers software add-ins which seamlessly inte-
grate with CrossCore Embedded Studio to extend its capabilities
and reduce development time. Add-ins include board support
packages for evaluation hardware, various middleware pack-
ages, and algorithmic modules. Documentation, help,
configuration dialogs, and coding examples present in these
add-ins are viewable through the CrossCore Embedded Studio
IDE once the add-in is installed.
DEVELOPMENT TOOLS
Analog Devices supports its processors with a complete line of
software and hardware development tools, including integrated
development environments (which include CrossCore® Embed-
ded Studio and/or VisualDSP++®), evaluation products,
emulators, and a wide variety of software add-ins.
Rev. F
|
Page 17 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Board Support Packages for Evaluation Hardware
MXVR BOARD LAYOUT GUIDELINES
MLF pin
Software support for the EZ-KIT Lite evaluation boards and EZ-
Extender daughter cards is provided by software add-ins called
Board Support Packages (BSPs). The BSPs contain the required
drivers, pertinent release notes, and select example code for the
given evaluation hardware. A download link for a specific BSP is
located on the web page for the associated EZ-KIT or EZ-
Extender product. The link is found in the Product Download
area of the product web page.
• Capacitors:
C1: 0.1 F (PPS type, 2% tolerance recommended)
C2: 0.01 F (PPS type, 2% tolerance recommended)
• Resistor:
R1: 220 (1% tolerance)
• The RC network connected to the MLF pin should be
located physically close to the MLF pin on the board.
Middleware Packages
Analog Devices separately offers middleware add-ins such as
real time operating systems, file systems, USB stacks, and
TCP/IP stacks. For more information see the following web
pages:
• The RC network should be wired up and connected to the
MLF pin using wide traces.
• The capacitors in the RC network should be grounded to
MXEGND.
• www.analog.com/ucos3
• www.analog.com/ucfs
• www.analog.com/ucusbd
• www.analog.com/lwip
• The RC network should be shielded using MXEGND
traces.
• Avoid routing other switching signals near the RC network
to avoid crosstalk.
MXI driven with external clock oscillator IC (recommended)
Algorithmic Modules
• MXI should be driven with the clock output of a
49.152 MHz or 45.1584 MHz clock oscillator IC.
To speed development, Analog Devices offers add-ins that per-
form popular audio and video processing algorithms. These are
available for use with both CrossCore Embedded Studio and
VisualDSP++. For more information visit www.analog.com and
search on “Blackfin software modules” or “SHARC software
modules”.
• MXO should be left unconnected.
• Avoid routing other switching signals near the oscillator
and clock output trace to avoid crosstalk. When not possi-
ble, shield traces with ground.
Designing an Emulator-Compatible DSP Board (Target)
MXI/MXO with external crystal
For embedded system test and debug, Analog Devices provides
a family of emulators. On each JTAG DSP, Analog Devices sup-
plies an IEEE 1149.1 JTAG Test Access Port (TAP). In-circuit
emulation is facilitated by use of this JTAG interface. The emu-
lator accesses the processor’s internal features via the
processor’s TAP, allowing the developer to load code, set break-
points, and view variables, memory, and registers. The
processor must be halted to send data and commands, but once
an operation is completed by the emulator, the DSP system is set
to run at full speed with no impact on system timing. The emu-
lators require the target board to include a header that supports
connection of the DSP’s JTAG port to the emulator.
• The crystal must be a 49.152 MHz or 45.1584 MHz funda-
mental mode crystal.
• The crystal and load capacitors should be placed physically
close to the MXI and MXO pins on the board.
• The load capacitors should be grounded to MXEGND.
• The crystal and load capacitors should be wired up using
wide traces.
• Board trace capacitance on each lead should not be more
than 3 pF.
• Trace capacitance plus load capacitance should equal the
load capacitance specification for the crystal.
For details on target board design issues including mechanical
layout, single processor connections, signal buffering, signal ter-
mination, and emulator pod logic, see the Engineer-to-Engineer
Note “Analog Devices JTAG Emulation Technical Reference”
(EE-68) on the Analog Devices website (www.analog.com)—use
site search on “EE-68.” This document is updated regularly to
keep pace with improvements to emulator support.
• Avoid routing other switching signals near the crystal and
components to avoid crosstalk. When not possible, shield
traces and components with ground.
MXEGND–MXVR crystal oscillator and MXVR PLL ground
• Should be routed with wide traces or as ground plane.
• Should be tied together to other board grounds at only one
point on the board.
EXAMPLE CONNECTIONS AND LAYOUT
CONSIDERATIONS
• Avoid routing other switching signals near to MXEGND to
avoid crosstalk.
Figure 9 shows an example circuit connection of the
ADSP-BF539/ADSP-BF539F to a MOST network. This diagram
is intended as an example, and exact connections and recom-
mended circuit values should be obtained from Analog Devices.
Rev. F
|
Page 18 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
5V
5
V
MOST FOT
VDDINT (1.25V)
FB
Rx_Vdd
Tx_Vdd
ADSP-BF539F
MTXON
POWER GATING CIRCUIT
MPIVDD
MOST
27:
NETWORK
TX_Data
RX_Data
Status
MTX
0.1PF
0.01PF
MRX
MXEGND
MRXON
49.152MHz OSCILLATOR
CLKO
B
MXI
MXO
MLF
RFS0
MFS
33:
33:
33:
AUDIO DAC
L/RCLK
MCLK
MMCLK
MBCLK
R1
220:
AUDIO
C2
CHANNELS
BCLK
0.01PF
TSCLK0
RSCLK0
F
C1
0.1PF
MXEGND
DT0PRI
SDATA
Figure 9. Example Connections of ADSP-BF539/ADSP-BF539F to MOST Network
MXEVDD–MXVR crystal oscillator 3.3 V power
• The transmit data trace connecting the processor’s MTX
output pin to the FOT Transmit Data input pin should
have a 27 W series termination resistor placed close to the
ADSP-BF539/ADSP-BF539F MTX pin.
• Should be routed with wide traces or as power plane.
• Locally bypass MXEVDD with 0.1F and 0.01 F decou-
pling capacitors to MXEGND.
• The receive data trace and the transmit data trace between
the processor and the FOT should not be routed close to
each other in parallel over long distances to avoid crosstalk.
• Avoid routing other switching signals near to MXEVDD to
avoid crosstalk.
MPIVDD–MXVR PLL 1.25 V power
VOLTAGE REGULATOR LAYOUT GUIDELINES
• Should be routed with wide traces or as power plane.
Regulator external component placement, board routing, and
bypass capacitors all have a significant effect on noise injected
into the other analog circuits on-chip. The VROUT1-0 traces
and voltage regulator external components should be consid-
ered as noise sources when doing board layout and should not
be routed or placed near sensitive circuits or components on the
board. All internal and I/O power supplies should be well
bypassed with bypass capacitors placed as close to the
ADSP-BF539/ADSP-BF539F as possible.
• A ferrite bead should be placed between the 1.25 V VDDINT
power plane and the MPIVDD pin for noise isolation.
• Locally bypass MPIVDD with 0.1 F and 0.01 F decou-
pling capacitors to MXEGND.
• Avoid routing other switching signals near to MPIVDD to
avoid crosstalk.
Fiber optic transceiver (FOT) connections
• The traces between the ADSP-BF539/ADSP-BF539F pro-
cessor and the FOT should be kept as short as possible.
For further details on the on-chip voltage regulator and related
board design guidelines, see the Switching Regulator Design
Considerations for ADSP-BF533 Blackfin Processors (EE-228)
applications note on the Analog Devices website
• The receive data trace connecting the FOT receive data
output pin to the ADSP-BF539/ADSP-BF539F MRX input
pin should not have a series termination resistor. The edge
rate of the FOT receive data signal driven by the FOT is
typically very slow, and further degradation of the edge rate
is not desirable.
(www.analog.com)—use site search on “EE-228”.
Rev. F
|
Page 19 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
ADDITIONAL INFORMATION
The following publications that describe the ADSP-BF539/
ADSP-BF539F processors (and related processors) can be
ordered from any Analog Devices sales office or accessed elec-
tronically on our website:
• Getting Started with Blackfin Processors
• ADSP-BF539 Blackfin Processor Hardware Reference
• ADSP-BF53x/ADSP-BF56x Blackfin Processor Program-
ming Reference
• ADSP-BF539 Blackfin Processor Anomaly List
RELATED SIGNAL CHAINS
A signal chain is a series of signal-conditioning electronic com-
ponents that receive input (data acquired from sampling either
real-time phenomena or from stored data) in tandem, with the
output of one portion of the chain supplying input to the next.
Signal chains are often used in signal processing applications to
gather and process data or to apply system controls based on
analysis of real-time phenomena. For more information about
this term and related topics, see the "signal chain" entry in
Wikipedia or the Glossary of EE Terms on the Analog Devices
website.
Analog Devices eases signal processing system development by
providing signal processing components that are designed to
work together well. A tool for viewing relationships between
specific applications and related components is available on the
www.analog.com website.
The Application Signal Chains page in the Circuits from the
TM
Lab site (http://www.analog.com/signalchains) provides:
• Graphical circuit block diagram presentation of signal
chains for a variety of circuit types and applications
• Drill down links for components in each chain to selection
guides and application information
• Reference designs applying best practice design techniques
Rev. F
|
Page 20 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
PIN DESCRIPTIONS
ADSP-BF539/ADSP-BF539F processor pin definitions are listed
in Table 10.
pins that need pull-ups or pull-downs, as noted in the table.
During hibernate, all outputs are three-stated unless otherwise
noted in Table 10.
All pins are three-stated during and immediately after reset,
except the memory interface, asynchronous memory control,
and synchronous memory control pins. These pins are all
driven high, with the exception of CLKOUT, which toggles at
the system clock rate. If BR is active (whether or not RESET is
asserted), the memory pins are also three-stated. All unused I/O
pins have their input buffers disabled with the exception of the
In order to maintain maximum functionality and reduce pack-
age size and pin count, some pins have dual, multiplexed
functionality. In cases where pin functionality is reconfigurable,
the default state is shown in plain text, while alternate function-
ality is shown in italics.
Table 10. Pin Descriptions
Driver
Type1
Pin Name
Type
Description
Memory Interface
ADDR19–1
O
I/O
O
I
Address Bus for Async/Sync Access
Data Bus for Async/Sync Access
Byte Enables/Data Masks for Async/Sync Access
Bus Request (This pin should be pulled high when not used.)
Bus Grant
A
A
A
DATA15–0
ABE1–0/SDQM1–0
BR
BG
O
O
A
A
BGH
Bus Grant Hang
Asynchronous Memory Control
AMS3–0
O
I
Bank Select
A
ARDY
Hardware Ready Control (This pin should always be pulled low when not used.)
AOE
O
O
O
Output Enable
Read Enable
Write Enable
A
A
A
ARE
AWE
Flash Control
FCE
I
I
Flash Enable (This pin is internally connected to GND on the ADSP-BF539.)
Flash Reset (This pin is internally connected to GND on the ADSP-BF539.)
FRESET
Synchronous Memory Control
SRAS
SCAS
SWE
O
O
O
O
Row Address Strobe
Column Address Strobe
Write Enable
A
A
A
SCKE
Clock Enable (This pin must be pulled low through a 10 k resistor if hibernate state A
is used and SDRAM contents need to be preserved during hibernate.)
CLKOUT
SA10
O
O
O
Clock Output
A10 Pin
B
A
A
SMS
Bank Select
Timers
TMR0
I/O
I/O
I/O
Timer 0
C
C
C
TMR1/PPI_FS1
TMR2/PPI_FS2
Timer 1/PPI Frame Sync1
Timer 2/PPI Frame Sync2
Rev. F
|
Page 21 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 10. Pin Descriptions (Continued)
Driver
Type1
Pin Name
Type
Description
Parallel Peripheral Interface Port/GPIO
PF0/SPI0SS
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
Programmable Flag 0/SPI0 Slave Select Input
Programmable Flag 1/SPI0 Slave Select Enable 1/Timer Alternate Clock
Programmable Flag 2/SPI0 Slave Select Enable 2
Programmable Flag 3/SPI0 Slave Select Enable 3/PPI Frame Sync 3
Programmable Flag 4/SPI0 Slave Select Enable 4/PPI 15
Programmable Flag 5/SPI0 Slave Select Enable 5/PPI 14
Programmable Flag 6/SPI0 Slave Select Enable 6/PPI 13
Programmable Flag 7/SPI0 Slave Select Enable 7/PPI 12
Programmable Flag 8/PPI 11
C
C
C
C
C
C
C
C
C
C
C
C
C
C
C
C
C
PF1/SPI0SEL1/TACLK
PF2/SPI0SEL2
PF3/SPI0SEL3/PPI_FS3
PF4/SPI0SEL4/PPI15
PF5/SPI0SEL5/PPI14
PF6/SPI0SEL6/PPI13
PF7/SPI0SEL7/PPI12
PF8/PPI11
PF9/PPI10
Programmable Flag 9/PPI 10
PF10/PPI9
Programmable Flag 10/PPI 9
PF11/PPI8
Programmable Flag 11/PPI 8
PF12/PPI7
Programmable Flag 12/PPI 7
PF13/PPI6
Programmable Flag 13/PPI 6
PF14/PPI5
Programmable Flag 14/PPI 5
PF15/PPI4
Programmable Flag 15/PPI 4
PPI3–0
PPI3–0
PPI_CLK/TMRCLK
Controller Area Network
CANTX/PC0
PPI Clock/External Timer Reference
I/O 5 V
CAN Transmit/GPIO
CAN Receive/GPIO
C
C2
CANRX/PC1
I/OD 5 V
Media Transceiver (MXVR)/General-Purpose I/O
MTX/PC5
MTXON/PC9
MRX/PC4
MRXON
I/O
I/O
I/OD 5 V
I 5 V
I
MXVR Transmit Data/GPIO
C
MXVR Transmit FOT On/GPIO
C
C2
MXVR Receive Data/GPIO (This pin should be pulled low when not used.)
MXVR FOT Receive On (This pin should be pulled high when not used.)
MXVR Crystal Input (This pin should be pulled low when not used.)
MXVR Crystal Output (This pin should be left unconnected when not used.)
MXVR Loop Filter (This pin should be pulled low when not used.)
MXVR Master Clock/GPIO
C
MXI
MXO
O
MLF
A I/O
I/O
I/O
I/O
I
MMCLK/PC6
MBCLK/PC7
MFS/PC8
GP
C
C
C
MXVR Bit Clock/GPIO
MXVR Frame Sync/GPIO
GPIO PC4–9 Enable (This pin should be pulled low when MXVR is used.)
2-Wire Interface Ports
These pins are open-drain and require a pull-up resistor. See version 2.1 of the I2C specification for proper resistor values.
SDA0
SCL0
SDA1
SCL1
I/O 5 V
I/O 5 V
I/O 5 V
I/O 5 V
TWI0 Serial Data
TWI0 Serial Clock
TWI1 Serial Data
TWI1 Serial Clock
E
E
E
E
Rev. F
|
Page 22 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 10. Pin Descriptions (Continued)
Driver
Type1
Pin Name
Serial Port0
RSCLK0
Type
Description
I/O
I/O
I
SPORT0 Receive Serial Clock
SPORT0 Receive Frame Sync
SPORT0 Receive Data Primary
SPORT0 Receive Data Secondary
SPORT0 Transmit Serial Clock
SPORT0 Transmit Frame Sync
SPORT0 Transmit Data Primary
SPORT0 Transmit Data Secondary
D
C
RFS0
DR0PRI
DR0SEC
I
TSCLK0
I/O
I/O
O
D
C
C
C
TFS0
DT0PRI
DT0SEC
O
Serial Port1
RSCLK1
I/O
I/O
I
SPORT1 Receive Serial Clock
SPORT1 Receive Frame Sync
SPORT1 Receive Data Primary
SPORT1 Receive Data Secondary
SPORT1 Transmit Serial Clock
SPORT1 Transmit Frame Sync
SPORT1 Transmit Data Primary
SPORT1 Transmit Data Secondary
D
C
RFS1
DR1PRI
DR1SEC
I
TSCLK1
I/O
I/O
O
D
C
C
C
TFS1
DT1PRI
DT1SEC
O
Serial Port2
RSCLK2/PE0
RFS2/PE1
DR2PRI/PE2
DR2SEC/PE3
TSCLK2/PE4
TFS2/PE5
DT2PRI /PE6
DT2SEC/PE7
Serial Port3
RSCLK3/PE8
RFS3/PE9
DR3PRI/PE10
DR3SEC/PE11
TSCLK3/PE12
TFS3/PE13
DT3PRI /PE14
DT3SEC/PE15
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
SPORT2 Receive Serial Clock/GPIO
SPORT2 Receive Frame Sync/GPIO
SPORT2 Receive Data Primary/GPIO
SPORT2 Receive Data Secondary/GPIO
SPORT2 Transmit Serial Clock/GPIO
SPORT2 Transmit Frame Sync/GPIO
SPORT2 Transmit Data Primary/GPIO
SPORT2 Transmit Data Secondary/GPIO
D
C
C
C
D
C
C
C
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
SPORT3 Receive Serial Clock/GPIO
SPORT3 Receive Frame Sync/GPIO
SPORT3 Receive Data Primary/GPIO
SPORT3 Receive Data Secondary/GPIO
SPORT3 Transmit Serial Clock/GPIO
SPORT3 Transmit Frame Sync/GPIO
SPORT3 Transmit Data Primary/GPIO
SPORT3 Transmit Data Secondary/GPIO
D
C
C
C
D
C
C
C
Rev. F
|
Page 23 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 10. Pin Descriptions (Continued)
Driver
Type1
Pin Name
SPI0 Port
MOSI0
Type
Description
I/O
I/O
SPI0 Master Out Slave In
C
C
MISO0
SPI0 Master In Slave Out (This pin should always be pulled high through a 4.7 k
resistor if booting via the SPI port.)
SCK0
I/O
SPI0 Clock
D
SPI1 Port
MOSI1/PD0
MISO1/PD1
SCK1/PD2
SPI1SS/PD3
SPI1SEL1/PD4
SPI2 Port
MOSI2 /PD5
MISO2/PD6
SCK2/PD7
SPI2SS/PD8
SPI2SEL1/PD9
UART0 Port
RX0
I/O
I/O
I/O
I/O
I/O
SPI1 Master Out Slave In/GPIO
SPI1 Master In Slave Out/GPIO
SPI1 Clock/GPIO
C
C
D
D
D
SPI1 Slave Select Input/GPIO
SPI1 Slave Select Enable/GPIO
I/O
I/O
I/O
I/O
I/O
SPI2 Master Out Slave In/GPIO
SPI2 Master In Slave Out/GPIO
SPI2 Clock/GPIO
C
C
D
D
D
SPI2 Slave Select Input/GPIO
SPI2 Slave Select Enable/GPIO
I
UART Receive
UART Transmit
TX0
O
C
UART1 Port
RX1/PD10
TX1/PD11
UART2 Port
RX2 /PD12
TX2/PD13
Real-Time Clock
RTXI
I/O
I/O
UART1 Receive/GPIO
UART1 Transmit/GPIO
D
D
I/O
I/O
UART2 Receive/GPIO
UART2 Transmit/GPIO
D
D
I
RTC Crystal Input (This pin should be pulled low when not used.)
RTC Crystal Output (Does not three-state in hibernate.)
RTXO
O
JTAG Port
TCK
I
JTAG Clock
TDO
O
I
JTAG Serial Data Out
C
C
TDI
JTAG Serial Data In
TMS
I
JTAG Mode Select
TRST
I
JTAG Reset (This pin should be pulled low if the JTAG port will not be used.)
Emulation Output
EMU
O
Clock
CLKIN
I
Clock/Crystal Input
Crystal Output
XTAL
O
Rev. F
|
Page 24 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 10. Pin Descriptions (Continued)
Driver
Type1
Pin Name
Mode Controls
RESET
Type
Description
I
I
I
Reset
NMI
Nonmaskable Interrupt (This pin should be pulled high when not used.)
BMODE1–0
Boot Mode Strap (These pins must be pulled to the state required for the desired boot
mode.)
Voltage Regulator
VROUT1–0
Supplies
VDDEXT
O
External FET Drive 0 (These pins should be left unconnected when not used.)
P
P
P
I/O Power Supply
VDDINT
Internal Power Supply
VDDRTC
Real-Time Clock Power Supply (This pin should be connected to VDDEXT when not used
and should remain powered at all times.)
MPIVDD
MXEVDD
MXEGND
GND
P
MXVR Internal Power Supply
MXVR External Power Supply
MXVR Ground
P
G
G
Ground
1 Refer to Figure 34 on Page 50 to Figure 43 on Page 51.
2 This pin is 5 V-tolerant when configured as an input and an open-drain when configured as an output; therefore, only the VOL curves in Figure 38 on Page 50 and Figure 39
on Page 51 and the fall time curves in Figure 51 on Page 53 and Figure 52 on Page 53 apply when configured as an output.
Rev. F
|
Page 25 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
SPECIFICATIONS
Component specifications are subject to change
without notice.
OPERATING CONDITIONS
Parameter
Conditions
Min
0.95
2.7
Nom
1.25
3.3
Max
1.375
3.6
Unit
VDDINT Internal Supply Voltage1, 2
VDDEXT External Supply Voltage3
V
V
V
VDDRTC Real-Time Clock Power Supply
Voltage
2.7
3.3
3.6
VIH
High Level Input Voltage4
High Level Input Voltage5
VDDEXT = Maximum
VDDEXT = Maximum
VDDEXT = Maximum
VDDEXT = Minimum
VDDEXT = Minimum
2.0
2.0
2.2
V
VIH5V
V
VIHCLKIN High Level Input Voltage6
V
VIL
Low Level Input Voltage4, 7
Low Level Input Voltage5
Junction Temperature
+0.6
+0.8
+110
V
VIL5V
TJ
V
316-Ball Chip Scale Ball Grid Array Package (CSP_BGA) –40
533 MHz @ TAMBIENT = –40°C to +85°C
°C
1 Parameter value applies also to MPIVDD.
2 The regulator can generate VDDINT at levels of 1.0 V to 1.2 V with –5% to +10% tolerance and 1.25 V with –4% to +10% tolerance.
3 Parameter value applies also to MXEVDD.
4 The 3.3 V tolerant pins are capable of accepting up to 3.6 V maximum VIH The following bidirectional pins are 3.3 V tolerant: DATA15–0, SCK2–0, MISO2–0, MOSI2–0,
PF15–0, PPI3–0, MTXON, MMCLK, MBCLK, MFS, MTX, SPI1SS, SPI1SEL1, SPI2SS, SPI2SEL1, RX2–1, TX2–1, DT2PRI, DT2SEC, TSCLK3–0, DR2PRI, DR2SEC, DT3PRI,
DT3SEC, RSCLK3–0, TFS3–0, RFS3–0, DR3PRI, DR3SEC, and TMR2–0. The following input-only pins are 3.3 V tolerant: RESET, RX0, TCK, TDI, TMS, TRST, ARDY,
BMODE1–0, BR, DR0PRI, DR0SEC, DR1PRI, DR1SEC, NMI, PPI_CLK, RTXI, and GP.
5 The 5 V tolerant pins are capable of accepting up to 5.5 V maximum VIH. The following bidirectional pins are 5 V tolerant: SCL0, SCL1, SDA0, SDA1, and CANTX. The
following input-only pins are 5 V tolerant: CANRX, MRX, MRXON.
6 Parameter value applies to the CLKIN and MXI input pins.
7 Parameter value applies to all input and bidirectional pins.
The following tables describe the voltage/frequency require-
ments for the ADSP-BF538/ADSP-BF538F processor clocks.
Take care in selecting MSEL, SSEL, and CSEL ratios so as not to
exceed the maximum core clock (Table 11) and system clock
(Table 13) specifications. Table 12 describes phase-locked loop
operating conditions.
Table 11. Core Clock (CCLK) Requirements
Internal Regulator
Setting
1.25 V
1.20 V
1.10 V
1.00 V
Parameter
Max
533
500
444
400
Unit
MHz
MHz
MHz
MHz
fCCLK
fCCLK
fCCLK
fCCLK
CLK Frequency (VDDINT = 1.2 V Minimum)
CLK Frequency (VDDINT = 1.14 V Minimum)
CLK Frequency (VDDINT = 1.045 V Minimum)
CLK Frequency (VDDINT = 0.95 V Minimum)
Table 12. Phase-Locked Loop Operating Conditions
Parameter
Min
Max
Unit
fVCO
Voltage Controlled Oscillator (VCO) Frequency
50
Max fCCLK
MHz
Table 13. System Clock (SCLK) Requirements
Parameter1
Max
1332
100
Unit
MHz
MHz
fSCLK
CLKOUT/SCLK Frequency (VDDINT 1.14 V)
CLKOUT/SCLK Frequency (VDDINT 1.14 V)
fSCLK
1 tSCLK (= 1/fSCLK) must be greater than or equal to tCCLK
2 Guaranteed to tSCLK = 7.5 ns. See Table 26 on Page 36.
Rev. F
|
Page 26 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
ELECTRICAL CHARACTERISTICS
Parameter1
Test Conditions
Min
Typ
Max
Unit
V
VOH
VOL
High Level Output Voltage2
Low Level Output Voltage2
High Level Input Current3
High Level Input Current JTAG4
Low Level Input Current3
Three-State Leakage Current5
Three-State Leakage Current5
Input Capacitance6, 7
VDDEXT = +3.0 V, IOH = –0.5 mA
2.4
VDDEXT = 3.0 V, IOL = 2.0 mA
0.4
V
IIH
VDDEXT= Maximum, VIN = VDD Maximum
VDDEXT = Maximum, VIN = VDD Maximum
VDDEXT = Maximum, VIN = 0 V
10.0
50.0
10.0
10.0
10.0
8
μA
μA
μA
μA
μA
pF
IIHP
IIL
IOZH
IOZL
VDDEXT = Maximum, VIN = VDD Maximum
VDDEXT = Maximum, VIN = 0 V
CIN
fCCLK = 1 MHz, TAMBIENT = 25°C, VIN = 2.5 V
4
8
IDDDEEPSLEEP
IDDSLEEP
IDD
VDDINT Current in Deep Sleep Mode VDDINT = 1.0 V, fCCLK = 0 MHz, TJ = 25°C, ASF = 0.00
7.5
mA
mA
mA
mA
mA
A
VDDINT Current in Sleep Mode
VDDINT Current
VDDINT = 0.8 V, TJ = 25°C, SCLK = 25 MHz
VDDINT = 1.14 V, fCCLK = 400 MHz, TJ = 25°C
VDDINT = 1.2 V, fCCLK = 500 MHz, TJ = 25°C
VDDINT = 1.2 V, fCCLK = 533 MHz, TJ = 25°C
10
130
168
180
50
-
-
-
TYP
TYP
TYP
IDD
IDD
VDDINT Current
VDDINT Current
8
IDDHIBERNATE
VDDEXT Current in Hibernate State
VDDEXT = 3.6 V, CLKIN = 0 MHz, TJ = Maximum,
voltage regulator off (VDDINT = 0 V)
100
IDDRTC
VDDRTC Current
VDDRTC = 3.3 V, TJ = 25°C
20
6
A
8
IDDDEEPSLEEP
VDDINT Current in Deep Sleep Mode fCCLK = 0 MHz
VDDINT Current fCCLK > 0 MHz
Table 14
mA
mA
9
IDDINT
IDDDEEPSLEEP +
(Table 16 × ASF)
1 Specifications subject to change without notice.
2 Applies to output and bidirectional pins.
3 Applies to input pins except JTAG inputs.
4 Applies to JTAG input pins (TCK, TDI, TMS, TRST).
5 Applies to three-statable pins.
6 Applies to all signal pins.
7 Guaranteed, but not tested.
8 See the ADSP-BF539 Blackfin Processor Hardware Reference Manual for definitions of sleep, deep sleep, and hibernate operating modes.
9 See Table 15 for the list of IDDINT power vectors covered by various activity scaling factors (ASF).
Rev. F
|
Page 27 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
System designers should refer to Estimating Power for the
ADSP-BF538/BF539 Blackfin Processors (EE-298), which pro-
vides detailed information for optimizing designs for lowest
power. All topics discussed in this section are described in detail
in EE-298. Total power dissipation has two components:
current dissipation for internal circuitry (VDDINT). IDDDEEPSLEEP speci-
fies static power dissipation as a function of voltage (VDDINT) and
temperature (see Table 14), and IDDINT specifies the total power
specification for the listed test conditions, including the
dynamic component as a function of voltage (VDDINT) and fre-
quency (Table 16).
1. Static, including leakage current
The dynamic component is also subject to an Activity Scaling
Factor (ASF) which represents application code running on the
processor (Table 15).
2. Dynamic, due to transistor switching characteristics
Many operating conditions can also affect power dissipation,
including temperature, voltage, operating frequency, and pro-
cessor activity. Electrical Characteristics on Page 27 shows the
Table 14. Static Current (mA)1
VDDINT (V)
0.80 V 0.85 V 0.90 V 0.95 V 1.00 V 1.05 V 1.10 V 1.15 V 1.20 V 1.25 V 1.30 V 1.32 V 1.375 V
TJ (°C)
–40
–25
0
6.4
7.7
8.8
10.4
12.0
14.0
16.1
18.9
21.9
25.2
28.7
30.6
35.9
9.2
10.9
18.9
37.2
54.8
78.6
112.2
153.0
207.1
228.1
12.5
21.5
41.4
60.5
86.5
122.1
167.0
224.6
245.1
14.5
16.7
19.3
22.1
25.6
29.5
33.7
38.1
40.5
47.2
16.8
32.9
48.4
71.2
102.3
140.7
190.6
210.2
24.4
27.7
31.7
35.8
40.5
45.8
51.6
58.2
61.0
69.8
25
46.2
51.8
57.4
64.2
72.3
80.0
89.3
98.9
103.3
142.0
191.0
254.1
334.8
431.1
461.5
116.4
158.7
211.8
279.6
366.6
469.3
501.1
40
67.1
74.7
82.9
91.6
101.5
139.8
189.8
254.0
333.7
360.1
112.4
153.6
206.7
276.0
360.0
385.6
123.2
168.0
225.5
299.1
387.8
417.2
136.2
183.7
245.6
324.3
417.3
448.0
55
95.8
104.9
146.1
198.0
265.6
285.8
115.7
159.2
216.0
285.7
309.2
127.1
173.9
234.3
309.0
334.0
70
133.5
182.5
244.0
265.6
85
100
105
1 Values are guaranteed maximum IDDDEEPSLEEP specifications.
Table 15. Activity Scaling Factors
IDDINT Power Vector1
Activity Scaling Factor (ASF)2
IDD-PEAK-MXVR
1.36
1.32
1.30
1.28
1.07
1.00
0.92
0.88
0.76
0.74
0.50
0.48
IDD-HIGH-MXVR
IDD-PEAK
IDD-HIGH
IDD-TYP-MXVR
IDD-TYP
IDD-APP-MXVR
IDD-APP
IDD-NOP-MXVR
IDD-NOP
IDD-IDLE-MXVR
IDD-IDLE
1 See EE-298 for power vector definitions.
2 All ASF values determined using a 10:1 CCLK:SCLK ratio.
Rev. F
|
Page 28 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 16. Dynamic Current (mA, with ASF = 1.0)1
Frequency
(MHz)
VDDINT
1.20 V
0.95 V
17.5
30.1
54.8
66.8
79.3
97.9
103.8
N/A
1.00 V
19.1
1.05 V
20.5
1.10 V
22.0
1.15 V
23.5
1.25 V
27.1
1.30 V
29.1
1.32 V
29.7
1.375 V
31.6
50
25.4
100
200
250
300
375
400
425
475
500
533
32.3
34.4
37.0
39.2
41.7
44.3
46.4
47.6
50.3
58.4
61.8
65.6
69.7
74.3
76.2
82.2
83.4
87.8
71.2
75.7
79.9
84.5
89.8
94.2
99.4
101.2
119.3
145.9
154.5
163.3
181.1
190.0
202.2
106.5
125.5
153.6
162.4
171.8
190.4
199.6
212.5
84.5
89.0
94.7
100.0
122.2
130.0
137.2
151.8
159.9
N/A
105.5
129.7
137.5
144.7
161.4
168.9
179.8
111.6
136.0
144.2
152.7
169.4
177.8
188.9
116.8
142.9
151.2
159.9
177.8
186.3
198.8
103.9
110.3
116.6
N/A
109.9
116.9
123.7
N/A
116.5
123.7
130.9
145.0
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
N/A
1 The values are not guaranteed as standalone maximum specifications, they must be combined with static current per the equations of Electrical Characteristics on Page 27.
Rev. F
|
Page 29 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
ABSOLUTE MAXIMUM RATINGS
ESD SENSITIVITY
Stresses greater than those listed in Table 17 may cause perma-
nent damage to the device. These are stress ratings only.
Functional operation of the device at these or any other condi-
tions greater than those indicated in the operational sections of
this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect device
reliability.
ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge
without detection. Although this product features
patented or proprietary protection circuitry, damage
may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to
avoid performance degradation or loss of functionality.
Table 17. Absolute Maximum Ratings
PACKAGE INFORMATION
Parameter
Rating
1
Internal (Core) Supply Voltage (VDDINT
)
2
–0.3 V to +1.4 V
–0.3 V to +3.8 V
–0.5 V to +3.8 V
–0.5 V to +5.5 V
–0.5 V to VDDEXT + 0.5 V
+125°C
The information presented in Figure 10 and Table 19 provides
information about how to read the package brand and relate it
to specific product features. For a complete listing of product
offerings, see the Ordering Guide on Page 60.
External (I/O) Supply Voltage (VDDEXT
Input Voltage3, 4
Input Voltage4, 5
)
Output Voltage Swing
Junction Temperature While Biased
Storage Temperature Range
1 Parameter value applies also to MPIVDD.
a
ADSP-BF539
–65°C to +150°C
tppZccc
2 Parameter value applies also to MXEVDD and VDDRTC
.
vvvvvv.x n.n
3 Applies to 100% transient duty cycle. For other duty cycles, see Table 18.
4 Applies only when VDDEXT is within specifications. When VDDEXT is outside speci-
fications, the range is VDDEXT 0.2 V.
#yyww country_of_origin
B
Figure 10. Product Information on Package
Table 19. Package Brand Information1
5 Applies to pins designated as 5 V tolerant only.
Table 18. Maximum Duty Cycle for Input Transient Voltage1
VIN Min (V)2
–0.50
VIN Max (V)2
+3.80
Maximum Duty Cycle3
Brand Key
Field Description
Temperature Range
Package Type
100%
40%
25%
15%
10%
t
–0.70
+4.00
pp
–0.80
+4.10
Z
RoHS Compliant Part
See Ordering Guide
Assembly Lot Code
Silicon Revision
–0.90
+4.20
ccc
–1.00
+4.30
vvvvvv.xw
1 Applies to all signal pins with the exception of CLKIN, MXI, MXO, MLF,
VROUT1–0, XTAL, RTXI, and RTXO.
n.n
#
2 The individual values cannot be combined for analysis of a single instance of
overshoot or undershoot. The worst case observed value must fall within one of
the voltages specified and the total duration of the overshoot or undershoot
(exceeding the 100% case) must be less than or equal to the corresponding duty
cycle.
RoHS Compliant Designation
Date Code
yyww
1 Non Automotive only. For branding information specific to Automotive
products, contact Analog Devices Inc.
3 Duty cycle refers to the percentage of time the signal exceeds the value for the
100% case. The is equivalent to the measured duration of a single instance of
overshoot or undershoot as a percentage of the period of occurrence.
Rev. F
|
Page 30 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
TIMING SPECIFICATIONS
Component specifications are subject to change
with PCN notice.
Clock and Reset Timing
Table 20 and Figure 11 describe clock and reset operations. Per
Absolute Maximum Ratings on Page 30, combinations of
CLKIN and clock multipliers must not select core/peripheral
clocks that exceed maximum operating conditions.
Table 20. Clock and Reset Timing
Parameter
Min
Max
Unit
Timing Requirements
fCKIN
CLKIN Frequency (Commercial/ Industrial Models) 1, 2, 3, 4 10
50
50
MHz
MHz
ns
CLKIN Frequency (Automotive Models) 1, 2, 3, 4
CLKIN Low Pulse1
10
tCKINL
8
tCKINH
tWRST
CLKIN High Pulse1
RESET Asserted Pulse Width Low5
RESET Deassertion to First External Access Delay6
8
ns
11 × tCKIN
3 × tCKIN
ns
tNOBOOT
5 × tCKIN
ns
1 Applies to PLL bypass mode and PLL nonbypass mode.
2 Combinations of the CLKIN frequency and the PLL clock multiplier must not exceed the allowed fVCO, fCCLK, and fSCLK settings discussed in Table 12 on Page 26 through
Table 16 on Page 29.
3 The tCKIN period (see Figure 11) equals 1/fCKIN
.
4 If the DF bit in the PLL_CTL register is set, the minimum fCKIN specification is 24 MHz for commercial/industrial models and 28 MHz for automotive models.
5 Applies after power-up sequence is complete. See Table 21 and Figure 12 for power-up reset timing.
6 Applies when processor is configured in No Boot Mode (BMODE2-0 = b#000).
tCKIN
CLKIN
tNOBOOT
tCKINL
tCKINH
tWRST
RESET
Figure 11. Clock and Reset Timing
Table 21. Power-Up Reset Timing
Parameter
Min
Max
Unit
Timing Requirement
tRST_IN_PWR
RESET Deasserted after the VDDINT, VDDEXT, VDDRTC, MPIVDD, MXEVDD, and CLKIN 3500 × tCKIN
Pins are Stable and Within Specification
ns
tRST_IN_PWR
RESET
CLKIN
V
DD_SUPPLIES
In Figure 12, VDD_SUPPLIES is VDDINT, VDDEXT, VDDRTC, MPIVDD, MXEVDD
Figure 12. Power-Up Reset Timing
Rev. F
|
Page 31 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Asynchronous Memory Read Cycle Timing
Table 22 and Table 23 on Page 33 and Figure 13 and Figure 14
on Page 33 describe asynchronous memory read cycle opera-
tions for synchronous and for asynchronous ARDY.
Table 22. Asynchronous Memory Read Cycle Timing with Synchronous ARDY
Parameter
Min
Max
Unit
Timing Requirements
tSDAT
DATA15–0 Setup Before CLKOUT
2.1
0.8
4.0
0.0
ns
ns
ns
ns
tHDAT
tSARDY
tHARDY
DATA15–0 Hold After CLKOUT
ARDY Setup Before the Falling Edge of CLKOUT
ARDY Hold After the Falling Edge of CLKOUT
Switching Characteristics
tDO
tHO
Output Delay After CLKOUT1
Output Hold After CLKOUT1
6.0
ns
ns
0.8
1 Output pins include AMS3–0, ABE1–0, ADDR19–1, AOE, ARE.
SETUP
PROGRAMMED READ
ACCESS 4 CYCLES
ACCESS EXTENDED
3 CYCLES
HOLD
1 CYCLE
2 CYCLES
CLKOUT
tDO
tHO
AMSx
ABE1–0
ADDR19–1
AOE
tDO
tHO
ARE
tHARDY
tSARDY
tHARDY
ARDY
tSARDY
tSDAT
tHDAT
DATA 15–0
Figure 13. Asynchronous Memory Read Cycle Timing with Synchronous ARDY
Rev. F
|
Page 32 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 23. Asynchronous Memory Read Cycle Timing with Asynchronous ARDY
Parameter
Min
Max
Unit
Timing Requirements
tSDAT
tHDAT
tDANR
tHAA
DATA15–0 Setup Before CLKOUT
2.1
0.8
ns
ns
DATA15–0 Hold After CLKOUT
ARDY Negated Delay from AMSx Asserted1
(S + RA – 2) × tSCLK ns
ns
ARDY Asserted Hold After ARE Negated
0.0
0.8
Switching Characteristics
tDO
tHO
Output Delay After CLKOUT2
Output Hold After CLKOUT2
6.0
ns
ns
1 S = number of programmed setup cycles, RA = number of programmed read access cycles.
2 Output pins include AMS3–0, ABE1–0, ADDR19–1, AOE, ARE.
SETUP
PROGRAMMED READ
ACCESS 4 CYCLES
ACCESS EXTENDED
3 CYCLES
HOLD
1 CYCLE
2 CYCLES
CLKOUT
AMSx
tDO
tHO
ABE1–0
ADDR19–1
AOE
ARE
tDO
tHO
tDANR
tHAA
ARDY
tSDAT
tHDAT
DATA 15–0
Figure 14. Asynchronous Memory Read Cycle Timing with Asynchronous ARDY
Rev. F
|
Page 33 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Asynchronous Memory Write Cycle Timing
Table 24 and Table 25 and Figure 15 and Figure 16 describe
asynchronous memory write cycle operations for synchronous
and for asynchronous ARDY.
Table 24. Asynchronous Memory Write Cycle Timing with Synchronous ARDY
Parameter
Min
Max
Unit
Timing Requirements
tSARDY
tHARDY
ARDY Setup Before the Falling Edge of CLKOUT
ARDY Hold After the Falling Edge of CLKOUT
4.0
0.0
ns
ns
Switching Characteristics
tDDAT
tENDAT
tDO
DATA15–0 Disable After CLKOUT
6.0
6.0
ns
ns
ns
ns
DATA15–0 Enable After CLKOUT
Output Delay After CLKOUT1
Output Hold After CLKOUT1
1.0
0.8
tHO
1 Output pins include AMS3–0, ABE1–0, ADDR19–1, DATA15–0, AOE, AWE.
PROGRAMMED ACCESS
SETUP
2 CYCLES
WRITE ACCESS EXTEND HOLD
2 CYCLES
1 CYCLE 1 CYCLE
CLKOUT
AMSx
tDO
tHO
ABE1–0
ADDR19–1
tDO
tHO
AWE
tSARDY tHARDY
ARDY
tHARDY
tENDAT
tDDAT
tSARDY
DATA 15–0
Figure 15. Asynchronous Memory Write Cycle Timing with Synchronous ARDY
Rev. F
|
Page 34 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 25. Asynchronous Memory Write Cycle Timing with Asynchronous ARDY
Parameter
Min
Max
Unit
Timing Requirements
tDANR
tHAA
Switching Characteristics
ARDY Negated Delay from AMSx Asserted1
ARDY Asserted Hold After ARE Negated
(S + WA – 2) × tSCLK ns
ns
0.0
tDDAT
tENDAT
tDO
DATA15–0 Disable After CLKOUT
6.0
6.0
ns
ns
ns
ns
DATA15–0 Enable After CLKOUT
Output Delay After CLKOUT2
Output Hold After CLKOUT2
1.0
0.8
tHO
1 S = Number of programmed setup cycles, WA = Number of programmed write access cycles.
2 Output pins include AMS3–0, ABE1–0, ADDR19–1, DATA15–0, AOE, AWE.
PROGRAMMED
WRITE ACCESS
2 CYCLES
ACCESS
EXTENDED
2 CYCLES
SETUP
2 CYCLES
HOLD
1 CYCLE
CLKOUT
AMSx
tDO
tHO
ABE1–0
ADDR19–1
tDO
tHO
AWE
tDANW
tHAA
ARDY
tENDAT
tDDAT
DATA 15–0
Figure 16. Asynchronous Memory Write Cycle Timing with Asynchronous ARDY
Rev. F
|
Page 35 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
SDRAM Interface Timing
Table 26. SDRAM Interface Timing
Parameter
Min
Max
Unit
Timing Requirements
tSSDAT
tHSDAT
DATA Setup Before CLKOUT
DATA Hold After CLKOUT
2.1
0.8
ns
ns
Switching Characteristics
tSCLK
CLKOUT Period1
7.5
2.5
2.5
ns
ns
ns
ns
ns
ns
ns
tSCLKH
tSCLKL
tDCAD
tHCAD
tDSDAT
tENSDAT
CLKOUT Width High
CLKOUT Width Low
Command, ADDR, Data Delay After CLKOUT2
Command, ADDR, Data Hold After CLKOUT2
Data Disable After CLKOUT
Data Enable After CLKOUT
6.0
6.0
0.8
1.0
1 SDRAM timing for TJUNCTION = 125°C is limited to 100 MHz.
2 Command pins include: SRAS, SCAS, SWE, SDQM, SMS, SA10, SCKE.
tSCLK
CLKOUT
tSSDAT
tHSDAT
tSCLKL
tSCLKH
DATA (IN)
tDCAD
tDSDAT
tENSDAT
tHCAD
DATA (OUT)
tDCAD
tHCAD
COMMAND,
ADDRESS
(OUT)
NOTE: COMMAND = SRAS, SCAS, SWE, SDQM, SMS, SA10, SCKE.
Figure 17. SDRAM Interface Timing
Rev. F
|
Page 36 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
External Port Bus Request and Grant Cycle Timing
Table 27 and Table 28 and Figure 18 and Figure 19 describe
external port bus request and grant cycle operations for syn-
chronous and for asynchronous BR.
Table 27. External Port Bus Request and Grant Cycle Timing with Synchronous BR
Parameter
Min
Max
Unit
Timing Requirements
tBS
BR Setup to Falling Edge of CLKOUT
4.6
1.0
ns
ns
tBH
Falling Edge of CLKOUT to BR Deasserted Hold Time
Switching Characteristics
tSD
CLKOUT Low to AMSx, Address, and ARE/AWE Disable
4.5
4.5
4.0
4.0
4.0
4.0
ns
ns
ns
ns
ns
ns
tSE
CLKOUT Low to AMSx, Address, and ARE/AWE Enable
CLKOUT High to BG High Setup
tDBG
tEBG
tDBH
tEBH
CLKOUT High to BG Deasserted Hold Time
CLKOUT High to BGH High Setup
CLKOUT High to BGH Deasserted Hold Time
CLKOUT
tBH
tBS
BR
tSD
tSE
AMSx
tSD
tSE
ADDR 19-1
ABE1-0
tSD
tSE
AWE
ARE
tDBG
tEBG
BG
tDBH
tEBH
BGH
Figure 18. External Port Bus Request and Grant Cycle Timing with Synchronous BR
Rev. F
|
Page 37 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 28. External Port Bus Request and Grant Cycle Timing with Asynchronous BR
Parameter
Min
Max
Unit
Timing Requirement
tWBR
BR Pulse Width
2 × tSCLK
ns
Switching Characteristics
tSD
CLKOUT Low to AMSx, Address, and ARE/AWE Disable
4.5
4.5
3.6
3.6
3.6
3.6
ns
ns
ns
ns
ns
ns
tSE
CLKOUT Low to AMSx, Address, and ARE/AWE Enable
CLKOUT High to BG High Setup
tDBG
tEBG
tDBH
tEBH
CLKOUT High to BG Deasserted Hold Time
CLKOUT High to BGH High Setup
CLKOUT High to BGH Deasserted Hold Time
CLKOUT
tWBR
BR
tSD
tSE
AMSx
tSD
tSE
ADDR 19-1
ABE1-0
tSD
tSE
AWE
ARE
tDBG
tEBG
BG
tDBH
tEBH
BGH
Figure 19. External Port Bus Request and Grant Cycle Timing with Asynchronous BR
Rev. F
|
Page 38 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Parallel Peripheral Interface Timing
Table 29 and Figure 20, Figure 21, Figure 22, and Figure 23
describe Parallel Peripheral Interface operations.
Table 29. Parallel Peripheral Interface Timing
Parameter
Min
Max
Unit
Timing Requirements
tPCLKW
tPCLK
PPI_CLK Width
PPI_CLK Period1
6.0
15.0
5.0
1.0
2.0
4.0
ns
ns
ns
ns
ns
ns
tSFSPE
tHFSPE
tSDRPE
tHDRPE
External Frame Sync Setup Before PPI_CLK
External Frame Sync Hold After PPI_CLK
Receive Data Setup Before PPI_CLK
Receive Data Hold After PPI_CLK
Switching Characteristics—GP Output and Frame Capture Modes
tDFSPE
tHOFSPE
tDDTPE
tHDTPE
Internal Frame Sync Delay After PPI_CLK
Internal Frame Sync Hold After PPI_CLK
Transmit Data Delay After PPI_CLK
Transmit Data Hold After PPI_CLK
10.0
10.0
ns
ns
ns
ns
0.0
0.0
1 PPI_CLK frequency cannot exceed fSCLK/2.
FRAME SYNC
DRIVEN
DATA
SAMPLED
PPI_CLK
PPI_FS1/2
PPI_DATA
tDFSPE
tPCLKW
tHOFSPE
tPCLK
tSDRPE
tHDRPE
Figure 20. PPI GP Rx Mode with Internal Frame Sync Timing
DATA SAMPLED /
FRAME SYNC SAMPLED
DATA SAMPLED /
FRAME SYNC SAMPLED
PPI_CLK
tPCLKW
tSFSPE
tHFSPE
tPCLK
PPI_FS1/2
PPI_DATA
tSDRPE
tHDRPE
Figure 21. PPI GP Rx Mode with External Frame Sync Timing
Rev. F
|
Page 39 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
DATA DRIVEN /
FRAME SYNC SAMPLED
PPI_CLK
PPI_FS1/2
PPI_DATA
tSFSPE
tHFSPE
tPCLKW
tPCLK
tDDTPE
tHDTPE
Figure 22. PPI GP Tx Mode with External Frame Sync Timing
FRAME SYNC
DRIVEN
DATA
DRIVEN
tPCLK
DATA
DRIVEN
PPI_CLK
PPI_FS1/2
PPI_DATA
tDFSPE
tPCLKW
tHOFSPE
tDDTPE
tHDTPE
Figure 23. PPI GP Tx Mode with Internal Frame Sync Timing
Rev. F
|
Page 40 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Serial Ports Timing
Table 30 through Table 33 and Figure 24 through Figure 27
describe Serial Port operations.
Table 30. Serial Ports—External Clock
Parameter
Min
Max
Unit
Timing Requirements
tSFSE
TFSx/RFSx Setup Before TSCLKx/RSCLKx (Externally Generated TFSx/RFSx)1
TFSx/RFSx Hold After TSCLKx/RSCLKx (Externally Generated TFSx/RFSx)1
Receive Data Setup Before RSCLKx1
3.0
ns
ns
ns
ns
ns
ns
ns
ns
tHFSE
3.0
tSDRE
3.0
tHDRE
tSCLKEW
tSCLKE
tSUDTE
tSUDRE
Receive Data Hold After RSCLKx1
3.0
TSCLKx/RSCLKx Width
4.5
TSCLKx/RSCLKx Period
15.0
Start-Up Delay From SPORT Enable To First External TFSx2
Start-Up Delay From SPORT Enable To First External RFSx2
4.0 × tSCLKE
4.0 × tSCLKE
Switching Characteristics
tDFSE
tHOFSE
tDDTE
tHDTE
TFSx/RFSx Delay After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)3
TFSx/RFSx Hold After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)3
Transmit Data Delay After TSCLKx3
10.0
10.0
ns
ns
ns
ns
0.0
0.0
Transmit Data Hold After TSCLKx3
1 Referenced to sample edge.
2 Verified in design but untested. After being enabled, the serial port requires external clock pulses—before the first external frame sync edge—to initialize the serial port.
3 Referenced to drive edge.
Table 31. Serial Ports—Internal Clock
Parameter
Min
Max
Unit
Timing Requirements
tSFSI
tHFSI
tSDRI
tHDRI
TFSx/RFSx Setup Before TSCLKx/RSCLKx (Externally Generated TFSx/RFSx)1
TFSx/RFSx Hold After TSCLKx/RSCLKx (Externally Generated TFSx/RFSx)1
Receive Data Setup Before RSCLKx1
9.0
ns
ns
ns
ns
–1.5
9.0
Receive Data Hold After RSCLKx1
–1.5
Switching Characteristics
tDFSI
TFSx/RFSx Delay After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)2
TFSx/RFSx Hold After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx)2
Transmit Data Delay After TSCLKx2
3.5
3.0
ns
ns
ns
ns
ns
tHOFSI
tDDTI
–1.0
tHDTI
Transmit Data Hold After TSCLKx2
–2.0
4.5
tSCLKIW
TSCLKx/RSCLKx Width
1 Referenced to sample edge.
2 Referenced to drive edge.
Rev. F
|
Page 41 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
DATA RECEIVE—INTERNAL CLOCK
DATA RECEIVE—EXTERNAL CLOCK
DRIVE EDGE SAMPLE EDGE
DRIVE EDGE
SAMPLE EDGE
tSCLKE
tSCLKIW
tSCLKEW
RSCLKx
RSCLKx
tDFSI
tDFSE
tHOFSI
tHOFSE
RFSx
RFSx
(OUTPUT)
(OUTPUT)
tSFSI
tHFSI
tSFSE
tHFSE
RFSx
RFSx
(INPUT)
(INPUT)
tHDRE
tSDRI
tHDRI
tSDRE
DRx
DRx
DATA TRANSMIT—INTERNAL CLOCK
DRIVE EDGE
DATA TRANSMIT—EXTERNAL CLOCK
DRIVE EDGE SAMPLE EDGE
SAMPLE EDGE
tSCLKE
tSCLKIW
tSCLKEW
TSCLKx
TSCLKx
tDFSI
tDFSE
tHOFSI
tHOFSE
TFSx
TFSx
(OUTPUT)
(OUTPUT)
tSFSI
tHFSI
tSFSE
tHFSE
TFSx
TFSx
(INPUT)
(INPUT)
tDDTI
tDDTE
tHDTI
tHDTE
DTx
DTx
Figure 24. Serial Ports
TSCLKx
(INPUT)
tSUDTE
TFSx
(INPUT)
RSCLKx
(INPUT)
tSUDRE
RFSx
(INPUT)
FIRST
TSCLKx/RSCLKx
EDGE AFTER
SPORT ENABLED
Figure 25. Serial Port Start Up with External Clock and Frame Sync
Rev. F
|
Page 42 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 32. Serial Ports—Enable and Three-State
Parameter
Min
0
Max
Unit
Switching Characteristics
tDTENE
tDDTTE
tDTENI
tDDTTI
Data Enable Delay from External TSCLKx1
Data Disable Delay from External TSCLKx1, 2, 3
Data Enable Delay from Internal TSCLKx1
Data Disable Delay from Internal TSCLKx1, 2, 3
ns
ns
ns
ns
10.0
3.0
–2.0
1 Referenced to drive edge.
2 Applicable to multichannel mode only.
3 TSCLKx is tied to RSCLKx.
DRIVE EDGE
DRIVE EDGE
TSCLKx
DTx
tDTENE/I
tDDTTE/I
Figure 26. Enable and Three-State
Table 33. External Late Frame Sync
Parameter
Min
Max
Unit
Switching Characteristics
tDDTLFSE
tDTENLFS
Data Delay from Late External TFSx or External RFSx in multichannel mode, MFD = 01, 2
Data Enable from Late FS or multichannel mode, MFD = 01, 2
10.0
ns
ns
0
1 In multichannel mode, TFSx enable and TFSx valid follow tDTENLFS and tDDTLFSE
2 If external RFSx/TFSx setup to RSCLKx/TSCLKx > tSCLKE/2, then tDDTTE/I and tDTENE/I apply; otherwise tDDTLFSE and tDTENLFS apply.
.
Rev. F
|
Page 43 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
EXTERNAL RFSx IN MULTI-CHANNEL MODE
DRIVE
EDGE
SAMPLE
EDGE
DRIVE
EDGE
RSCLKx
RFSx
tDDTLFSE
tDTENLFSE
DTx
1ST BIT
LATE EXTERNAL TFSx
DRIVE
EDGE
SAMPLE
EDGE
DRIVE
EDGE
TSCLKx
TFSx
tDDTLFSE
DTx
1ST BIT
Figure 27. External Late Frame Sync
Rev. F
|
Page 44 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Serial Peripheral Interface Ports—Master Timing
Table 34 and Figure 28 describe SPI ports master operations.
Table 34. Serial Peripheral Interface (SPI) Ports—Master Timing
Parameter
Min
Max
Unit
Timing Requirements
tSSPIDM
tHSPIDM
Switching Characteristics
Data Input Valid to SCKx Edge (Data Input Setup)
9.0
ns
ns
SCKx Sampling Edge to Data Input Invalid
–1.5
tSDSCIM
tSPICHM
tSPICLM
tSPICLK
SPIxSELy Low to First SCKx edge
2tSCLK –1.5
2tSCLK –1.5
2tSCLK –1.5
4tSCLK –1.5
2tSCLK –1.5
2tSCLK –1.5
ns
ns
ns
ns
ns
ns
ns
ns
Serial Clock High Period
Serial Clock Low Period
Serial Clock Period
tHDSM
Last SCKx Edge to SPIxSELy High
Sequential Transfer Delay
tSPITDM
tDDSPIDM
tHDSPIDM
SCKx Edge to Data Out Valid (Data Out Delay)
SCKx Edge to Data Out Invalid (Data Out Hold)
5
–1.0
SPIxSELy
(OUTPUT)
tSDSCIM
tSPICLM
tSPICHM
tSPICLK
tHDSM
tSPITDM
SPIxSCK
(OUTPUT)
tHDSPIDM
tDDSPIDM
SPIxMOSI
(OUTPUT)
tSSPIDM
CPHA = 1
tHSPIDM
SPIxMISO
(INPUT)
tHDSPIDM
tDDSPIDM
SPIxMOSI
(OUTPUT)
tSSPIDM
tHSPIDM
CPHA = 0
SPIxMISO
(INPUT)
Figure 28. Serial Peripheral Interface (SPI) Ports—Master Timing
Rev. F
|
Page 45 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Serial Peripheral Interface Ports—Slave Timing
Table 35 and Figure 29 describe SPI ports slave operations.
Table 35. Serial Peripheral Interface (SPI) Ports—Slave Timing
Parameter
Min
Max
Unit
Timing Requirements
tSPICHS
tSPICLS
tSPICLK
tHDS
Serial Clock High Period
2tSCLK –1.5
2tSCLK –1.5
4tSCLK
ns
ns
ns
ns
ns
ns
ns
ns
Serial Clock Low Period
Serial Clock Period
Last SCKx Edge to SPIxSS Not Asserted
Sequential Transfer Delay
2tSCLK –1.5
2tSCLK –1.5
2tSCLK –1.5
2.0
tSPITDS
tSDSCI
tSSPID
tHSPID
SPIxSS Assertion to First SCKx Edge
Data Input Valid to SCKx Edge (Data Input Setup)
SCKx Sampling Edge to Data Input Invalid
2.0
Switching Characteristics
tDSOE
SPIxSS Assertion to Data Out Active
0
0
8
ns
ns
ns
ns
tDSDHI
tDDSPID
tHDSPID
SPIxSS Deassertion to Data High impedance
SCKx Edge to Data Out Valid (Data Out Delay)
SCKx Edge to Data Out Invalid (Data Out Hold)
8
10
0
SPIxSS
(INPUT)
tSDSCI
tSPICLS
tSPICHS
tSPICLK
tHDS
tSPITDS
SPIxSCK
(INPUT)
tDSOE
tDDSPID
tHDSPID
tDDSPID
tDSDHI
SPIxMISO
(OUTPUT)
CPHA = 1
tSSPID
tHSPID
SPIxMOSI
(INPUT)
tDSOE
tHDSPID
tDDSPID
tDSDHI
SPIxMISO
(OUTPUT)
tHSPID
CPHA = 0
tSSPID
SPIxMOSI
(INPUT)
Figure 29. Serial Peripheral Interface (SPI) Ports—Slave Timing
Rev. F
|
Page 46 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
General-Purpose Port Timing
Table 36 and Figure 30 describe general-purpose operations.
Table 36. General-Purpose Port Timing
Parameter
Min
Max
Unit
ns
Timing Requirement
tWFI
Switching Characteristic
tGPOD GP Port Pin Output Delay from CLKOUT Low
GP Port Pin Input Pulse Width
tSCLK + 1
6
ns
CLKOUT
GPIO OUTPUT
GPIO INPUT
tGPOD
tWFI
Figure 30. General-Purpose Port Cycle Timing
Universal Asynchronous Receiver-Transmitter
(UART) Ports—Receive and Transmit Timing
For information on the UART port receive and transmit opera-
tions, see the ADSP-BF539 Hardware Reference Manual.
MXVR Timing
Table 37 and Table 38 describe the MXVR timing requirements.
Table 37. MXVR Timing—MXI Center Frequency Requirements
Parameter
fS = 38 kHz
fS = 44.1 kHz fS = 48 kHz
Unit
fMXI
MXI Center Frequency
38.912
45.1584
49.152
MHz
Table 38. MXVR Timing— MXI Clock Requirements
Parameter
Min
Max
Unit
Timing Requirements
FSMXI
FTMXI
DCMXI
MXI Clock Frequency Stability
MXI Frequency Tolerance Over Temperature
MXI Clock Duty Cycle
–50
–300
40
+50
+300
60
ppm
ppm
%
Rev. F
|
Page 47 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Timer Clock Timing
Table 39 and Figure 31 describe timer clock timing.
Table 39. Timer Clock Timing
Parameter
Min
Max
Unit
Switching Characteristic
tTODP
Timer Output Update Delay After PPI_CLK High
12
ns
PPI_CLK
tTODP
TMRx OUTPUT
Figure 31. Timer Clock Timing
Timer Cycle Timing
Table 40 and Figure 32 describe timer expired operations. The
input signal is asynchronous in “width capture mode” and
“external clock mode” and has an absolute maximum input fre-
quency of fSCLK/2 MHz.
Table 40. Timer Cycle Timing
VDDEXT = 1.8 V
Max
VDDEXT = 2.5 V/3.3 V
Parameter
Min
Min
Max
Unit
Timing Characteristics
tWL Timer Pulse Width Low1
tWH Timer Pulse Width High1
tTIS Timer Input Setup Time Before CLKOUT Low2
tTIH Timer Input Hold Time After CLKOUT Low2
Switching Characteristics
1 × tSCLK
1 × tSCLK
8.0
1 × tSCLK
1 × tSCLK
6.5
ns
ns
ns
ns
1.5
1.5
tHTO Timer Pulse Width Output
tTOD Timer Output Update Delay After CLKOUT High
1 × tSCLK (232–1) × tSCLK 1 × tSCLK (232–1) × tSCLK ns
7.5 6.5 ns
1 The minimum pulse widths apply for TMRx input pins in width capture and external clock modes. They also apply to the PF1 or PPI_CLK input pins in PWM output mode.
2 Either a valid setup and hold time or a valid pulse width is sufficient. There is no need to resynchronize programmable flag inputs.
CLKOUT
tTOD
TMRx OUTPUT
tTIS
tTIH
tHTO
TMRx INPUT
tWH,tWL
Figure 32. Timer PWM_OUT Cycle Timing
Rev. F
|
Page 48 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
JTAG Test and Emulation Port Timing
Table 41 and Figure 33 describe JTAG port operations.
Table 41. JTAG Port Timing
Parameter
Min
Max
Unit
Timing Requirements
tTCK
TCK Period
20
4
ns
tSTAP
tHTAP
tSSYS
tHSYS
tTRSTW
TDI, TMS Setup Before TCK High
TDI, TMS Hold After TCK High
System Inputs Setup Before TCK High1
System Inputs Hold After TCK High1
TRST Pulse Width2 (Measured in TCK Cycles)
ns
4
ns
4
ns
6
ns
4
TCK
Switching Characteristics
tDTDO TDO Delay from TCK Low
tDSYS
System Outputs Delay After TCK Low3
10
12
ns
ns
0
1 System Inputs = ARDY, BMODE1–0, BR, DATA15–0, NMI, PF15–0, PPI_CLK, PPI3–0, SCL1–0, SDA1–0, MTXON, MRXON, MMCLK, MBCLK, MFS, MTX, MRX, SPI1SS,
SPI1SEL1, SCK2–0, MISO2–0, MOSI2–0, SPI2SS, SPI2SEL1, RX2–0, TX2–1, DR0PRI, DR0SEC, DR1PRI, DR1SEC, DT2PRI, DT2SEC, DR2PRI, DR2SEC, TSCLK3–0,
RSCLK3–0, TFS3–0, RFS3–0, DT3PRI, DT3SEC, DR3PRI, DR3SEC, CANTX, CANRX, RESET, and TMR2–0.
2 50 MHz maximum
3 System Outputs = AMS, AOE, ARE, AWE, ABE, BG, DATA15–0, PF15–0, PPI3–0, MTXON, MMCLK, MBCLK, MFS, MTX, SPI1SS, SPI1SEL1, SCK2–0,
MISO2–0, MOSI2–0, SPI2SS, SPI2SEL1, RX2–1, TX2–0, DT2PRI, DT2SEC, DR2PRI, DR2SEC, DT3PRI, DT3SEC, DR3PRI, DR3SEC, TSCLK3–0, TFS3–0, RSCLK3–0,
RFS3–0, CLKOUT, CANTX, SA10, SCAS, SCKE, SMS, SRAS, SWE, and TMR2–0.
tTCK
TCK
tSTAP
tHTAP
TMS
TDI
tDTDO
TDO
tSSYS
tHSYS
SYSTEM
INPUTS
tDSYS
SYSTEM
OUTPUTS
Figure 33. JTAG Port Timing
Rev. F
|
Page 49 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
OUTPUT DRIVE CURRENTS
150
100
The following figures show typical current-voltage characteris-
tics for the output drivers of the ADSP-BF539/ADSP-BF539F
processor. The curves represent the current drive capability of
the output drivers as a function of output voltage.
V
= 2.75V
DDEXT
50
0
V
OH
120
100
80
-
50
V
= 2.75V
OH
DDEXT
V
60
OL
-
100
V
40
20
-
150
0
0
0.5
1.0
1.5
2.0
2.5
3.0
4.0
3.0
SOURCE VOLTAGE (V)
-20
-40
V
Figure 36. Drive Current B (Low VDDEXT
)
OL
-60
-
80
200
150
-
100
V
V
= 3.0V
= 3.3V
= 3.6V
DDEXT
3.0
0.5
1.0
1.5
2.0
2.5
0
DDEXT
SOURCE VOLTAGE (V)
V
DDEXT
100
50
0
Figure 34. Drive Current A (Low VDDEXT
)
V
OH
150
100
50
V
V
= 3.0V
= 3.3V
= 3.6V
DDEXT
DDEXT
-
50
100
150
200
V
DDEXT
-
V
OL
-
V
OH
-
0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
SOURCE VOLTAGE (V)
-50
V
Figure 37. Drive Current B (High VDDEXT)
OL
-100
80
-150
4.0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
60
40
20
0
SOURCE VOLTAGE (V)
V
= 2.75V
DDEXT
Figure 35. Drive Current A (High VDDEXT
)
V
OH
-20
V
OL
-40
-60
0
0.5
1.0
1.5
2.0
2.5
SOURCE VOLTAGE (V)
Figure 38. Drive Current C (Low VDDEXT
)
Rev. F
|
Page 50 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
0
100
80
V
V
= 3.0 V
= 3.3 V
= 3.6 V
DDEXT
DDEXT
-
10
V
V
= 2.75V
DDEXT
60
DDEXT
-20
40
V
OH
20
0
-30
V
OL
-
40
-
20
40
60
80
-
V
-50
OL
-
-60
-
0
0.5
1.0
1.5
2.0
2.5
3.0
4.0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
SOURCE VOLTAGE (V)
SOURCE VOLTAGE (V)
Figure 39. Drive Current C (High VDDEXT
)
Figure 42. Drive Current E (Low VDDEXT)
100
80
0
V
= 3.0 V
= 3.3 V
= 3.6 V
DDEXT
DDEXT
DDEXT
-
10
20
30
40
50
60
70
80
V
V
= 2.75V
DDEXT
60
V
-
40
-
V
OH
20
0
-
V
OL
-
-
20
40
60
80
-
-
V
OL
-
-
-
-
3.0
0
0.5
1.0
1.5
2.0
2.5
4.0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
SOURCE VOLTAGE (V)
SOURCE VOLTAGE (V)
Figure 40. Drive Current D (Low VDDEXT
)
Figure 43. Drive Current E (High VDDEXT)
150
100
V
V
V
= 3.0 V
= 3.3 V
= 3.6 V
DDEXT
DDEXT
DDEXT
50
0
V
OH
-50
V
OL
-100
-150
4.0
0
0.5
1.0
1.5
2.0
2.5
3.0
3.5
SOURCE VOLTAGE (V)
Figure 41. Drive Current D (High VDDEXT
)
Rev. F
|
Page 51 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
TEST CONDITIONS
REFERENCE
SIGNAL
All timing parameters appearing in this data sheet were mea-
sured under the conditions described in this section. Figure 44
shows the measurement point for ac measurements (except out-
put enable/disable). The measurement point VMEAS is 1.5 V for
tDIS_MEASURED
tENA_MEASURED
tDIS
tENA
VDDEXT (nominal) = 3.3 V.
V
OH
V
(MEASURED)
OH
(MEASURED)
V
(MEASURED) ؊ ⌬V
(MEASURED) + ⌬V
OH
V
(HIGH)
TRIP
V
(LOW)
OL
V
TRIP
OL
V
OL
V
(MEASURED)
INPUT
OR
OUTPUT
(MEASURED)
V
V
MEAS
MEAS
tDECAY
tTRIP
OUTPUT STOPS DRIVING
OUTPUT STARTS DRIVING
HIGH IMPEDANCE STATE
Figure 44. Voltage Reference Levels for AC
Measurements (Except Output Enable/Disable)
Figure 45. Output Enable/Disable
Output Enable Time Measurement
Example System Hold Time Calculation
Output pins are considered to be enabled when they have made
a transition from a high impedance state to the point when they
start driving.
To determine the data output hold time in a particular system,
first calculate tDECAY using the equation given above. Choose V
to be the difference between the ADSP-BF539/ADSP-BF539F
processor output voltage and the input threshold for the device
requiring the hold time. CL is the total bus capacitance (per data
line), and IL is the total leakage or three-state current (per data
line). The hold time is tDECAY plus the various output disable
times as specified in the Timing Specifications on Page 31 (for
example, tDSDAT for an SDRAM write cycle as shown in Table 26
on Page 36).
The output enable time tENA is the interval from the point when
a reference signal reaches a high or low voltage level to the point
when the output starts driving as shown on the right side of
Figure 45 on Page 52.
The time tENA_MEASURED is the interval, from when the reference
signal switches, to when the output voltage reaches VTRIP(high)
or VTRIP(low). VTRIP(high) is 2.0 V and VTRIP(low) is 1.0 V for
V
DDEXT (nominal) = 3.3 V. Time tTRIP is the interval from when
the output starts driving to when the output reaches the
VTRIP(high) or VTRIP(low) trip voltage.
Capacitive Loading
Output delays and holds are based on standard capacitive loads:
30 pF on all pins (see Figure 46). VLOAD is 1.5 V for VDDEXT
(nominal) = 3.3 V. Figure 47 on Page 53 through Figure 56 on
Page 54 show how output rise and fall times vary with capaci-
tance. The delay and hold specifications given should be de-
rated by a factor derived from these figures. The graphs in these
figures may not be linear outside the ranges shown.
Time tENA is calculated as shown in the equation:
tENA = tENA_MEASURED – tTRIP
If multiple pins (such as the data bus) are enabled, the measure-
ment value is that of the first pin to start driving.
Output Disable Time Measurement
Output pins are considered to be disabled when they stop driv-
ing, go into a high impedance state, and start to decay from their
output high or low voltage. The output disable time tDIS is the
difference between tDIS_MEASURED and tDECAY as shown on the left
TESTER PIN ELECTRONICS
50:
V
LOAD
T1
DUT
OUTPUT
45:
70:
side of Figure 45.
tDIS = tDIS_MEASURED – tDECAY
ZO = 50:ꢀ(impedance)
50:
TD = 4.04 ꢀ 1.18 ns
0.5pF
4pF
2pF
The time for the voltage on the bus to decay by V is dependent
on the capacitive load CL and the load current IL. This decay
time can be approximated by the equation:
400:
tDECAY = CLV IL
NOTES:
THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED
FOR THE OUTPUT TIMING ANALYSIS TO REFELECT THE TRANSMISSION LINE
EFFECT AND MUST BE CONSIDERED.THE TRANSMISSION LINE (TD) IS FOR
LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS.
The time tDECAY is calculated with test loads CL and IL, and with
V equal to 0.5 V for VDDEXT (nominal) = 3.3 V.
The time tDIS+_MEASURED is the interval from when the reference
signal switches, to when the output voltage decays V from the
measured output high or output low voltage.
ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN
SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE
EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES.
Figure 46. Equivalent Device Loading for AC Measurements
(Includes All Fixtures)
Rev. F
|
Page 52 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
10
14
12
9
8
7
RISE TIME
RISE TIME
10
8
6
5
FALL TIME
FALL TIME
6
4
4
3
2
1
0
2
0
0
50
100
150
200
250
0
50
100
150
200
250
LOAD CAPACITANCE (pF)
LOAD CAPACITANCE (pF)
Figure 50. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver B at VDDEXT = 3.65 V (Max)
Figure 47. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver A at VDDEXT = 2.7 V (Min)
30
25
12
10
RISE TIME
RISE TIME
20
8
FALL TIME
6
15
FALL TIME
4
2
0
10
5
0
0
50
100
150
200
250
0
50
100
150
200
250
LOAD CAPACITANCE (pF)
LOAD CAPACITANCE (pF)
Figure 48. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver A at VDDEXT = 3.65 V (Max)
Figure 51. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver C at VDDEXT = 2.7 V (Min)
12
10
20
18
16
RISE TIME
RISE TIME
14
8
12
FALL TIME
FALL TIME
6
10
8
6
4
2
0
4
2
0
0
50
100
150
200
250
0
50
100
150
200
250
LOAD CAPACITANCE (pF)
LOAD CAPACITANCE (pF)
Figure 52. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver C at VDDEXT = 3.65 V (Max)
Figure 49. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver B at VDDEXT = 2.7 V (Min)
Rev. F
|
Page 53 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
18
124
120
16
14
RISE TIME
12
116
112
108
10
FALL TIME
FALL TIME
8
6
4
2
0
104
100
0
50
100
150
200
250
0
50
100
150
200
250
LOAD CAPACITANCE (pF)
LOAD CAPACITANCE (pF)
Figure 53. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver D at VDDEXT = 2.7 V (Min)
Figure 56. Typical Fall Time (10% to 90%) vs. Load Capacitance for Driver E
at VDDEXT = 3.65 V (Max)
14
12
RISE TIME
10
8
FALL TIME
6
4
2
0
0
50
100
150
200
250
LOAD CAPACITANCE (pF)
Figure 54. Typical Rise and Fall Times (10% to 90%) vs. Load Capacitance for
Driver D at VDDEXT = 3.65 V (Max)
132
128
124
FALL TIME
120
116
112
108
0
50
100
150
200
250
LOAD CAPACITANCE (pF)
Figure 55. Typical Fall Time (10% to 90%) vs. Load Capacitance for Driver E
at VDDEXT = 2.7 V (Min)
Rev. F
|
Page 54 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
THERMAL CHARACTERISTICS
To determine the junction temperature on the application
printed circuit board use
TJ = TCASE + JT PD
where:
TJ = junction temperature (°C)
T
CASE = case temperature (°C) measured by customer at top cen-
ter of package.
JT = from Table 42 or Table 43
PD = power dissipation (see Electrical Characteristics on Page 27
for the method to calculate PD)
Values of JA are provided for package comparison and printed
circuit board design considerations. JA can be used for a first
order approximation of TJ by the equation:
TJ = TA + JA PD
where:
TA = ambient temperature (°C)
Values of JC are provided for package comparison and printed
circuit board design considerations when an external heatsink is
required.
Values of JB are provided for package comparison and printed
circuit board design considerations.
In Table 42 and Table 43, airflow measurements comply with
JEDEC standards JESD51-2 and JESD51-6, and the junction-to-
board measurement complies with JESD51-8. The junction-to-
case measurement complies with MIL-STD-883 (Method
1012.1). All measurements use a 2S2P JEDEC test board.
Table 42. Thermal Characteristics BC-316 Without Flash
Parameter
JA
Condition
Typical
25.4
22.8
22.0
6.7
Unit
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
0 linear m/s air flow
1 linear m/s air flow
2 linear m/s air flow
JMA
JMA
JC
JT
0 linear m/s air flow
1 linear m/s air flow
2 linear m/s air flow
0.18
0.38
0.40
JT
JT
Table 43. Thermal Characteristics BC-316 With Flash
Parameter
JA
Condition
Typical
24.3
21.8
21.0
6.3
Unit
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
0 linear m/s air flow
1 linear m/s air flow
2 linear m/s air flow
JMA
JMA
JC
JT
0 linear m/s air flow
1 linear m/s air flow
2 linear m/s air flow
0.17
0.36
0.38
JT
JT
Rev. F
|
Page 55 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
316-BALL CSP_BGA BALL ASSIGNMENT
Figure 57 lists the top view of the CSP_BGA ball assignment.
Figure 58 lists the bottom view of the CSP_BGA ball
assignment.
Table 44 on Page 57 lists the CSP_BGA ball assignment by ball
number. Table 45 on Page 58 lists the CSP_BGA ball assign-
ment by signal.
A1 BALL
A1 BALL
A
B
C
D
E
F
A
B
C
D
E
F
G
H
J
G
H
J
K
L
K
L
M
N
P
R
T
M
N
P
R
T
U
V
W
Y
U
V
W
Y
2
3
4
5
6
7
8 9 10 11 12 13 14 15 16 17 18 19 20
1
20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
GND
I/O
VDDRTC
VROUTx
GND
I/O
VDDINT
VDDEXT
VDDRTC
VROUTx
NC
NC
VDDINT
VDDEXT
Note: H18 andY14 are NC for ADSP-BF539
and I/O (FCE and FRESET) for ADSP-BF539F
Note: H18 andY14 are NC for ADSP-BF539
and I/O (FCE and FRESET) for ADSP-BF539F
Figure 57. 316-Ball CSP_BGA Ball Assignment (Top View)
Figure 58. 316-Ball CSP_BGA Ball Assignment (Bottom View)
Rev. F
|
Page 56 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 44. 316-Ball CSP_BGA Ball Assignment (Numerically by Ball Number)
Ball No. Signal
Ball No. Signal Ball No. Signal Ball No. Signal Ball No. Signal Ball No. Signal
Ball No. Signal
A1
GND
PF10
PF11
C7
C8
C9
SPI2SEL1 F8
SPI2SS F9
MOSI2 F10
MISO2 F11
GND
GND
GND
GND
GND
GND
GND
J12
J13
J14
J18
J19
J20
K1
GND
GND
GND
AMS0
AMS2
SA10
RFS1
TMR2
GP
M19
M20
N1
ABE0
ABE1
TFS0
T3
T7
T8
GND
W1
W2
W3
W4
W5
W6
W7
W8
W9
W10
TCK
A2
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDINT
VDDINT
VDDINT
RFS3
GND
A3
DATA15
DATA13
DATA11
DATA9
DATA7
DATA5
DATA3
DATA1
RSCLK2
DR2PRI
DT2PRI
RX2
A4
PPI_CLK C10
N2
DR0PRI T9
A5
PPI0
C11
C12
C13
C14
C15
C16
C17
C18
C19
C20
D1
SCK2
F12
N3
GND
VDDEXT
GND
GND
GND
GND
GND
GND
VDDINT
T10
A6
PPI2
MPIVDD F13
SPI1SEL1 F14
MISO1 F18
SPI1SS F19
MOSI1 F20
N7
T11
T12
T13
T14
T18
T19
T20
U1
A7
PF15
PF13
VDDRTC
RTXO
RTXI
GND
CLKIN
XTAL
MLF
N8
A8
DT3PRI K2
N9
A9
MRX
MFS
SCK0
K3
K7
K8
N10
N11
N12
N13
N14
N18
N19
N20
P1
A10
A11
A12
A13
A14
A15
A16
A17
A18
A19
A20
B1
GND
GND
GND
GND
GND
GND
GND
GND
AMS3
AMS1
AOE
SCK1
GND
G1
G2
ADDR7 W11
ADDR8 W12
MOSI0 K9
DT0SEC K10
MMCLK G3
TRST
TMS
W13
W14
W15
W16
W17
W18
W19
W20
Y1
SCKE
PF4
G7
G8
G9
GND
GND
GND
GND
GND
GND
GND
GND
BR
K11
K12
K13
K14
K18
K19
K20
L1
DT3SEC U2
ADDR1 U3
ADDR2 U7
TSCLK0 U8
GND
TX2
MXO
MXI
D2
PF5
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDINT
VDDINT
VDDINT
ADDR18
ADDR15
ADDR13
GND
D3
DT1SEC G10
MRXON D7
VROUT1 D8
GND
GND
GND
GND
GND
GND
GND
GND
GND
G11
G12
G13
G14
G18
G19
G20
H1
P2
RFS0
GND
VDDEXT
GND
GND
GND
GND
GND
GND
VDDINT
U9
P3
U10
U11
U12
U13
U14
U18
U19
U20
V1
GND
PF8
D9
P7
ADDR14
GND
D10
D11
D12
D13
D14
D18
D19
D20
E1
RSCLK1 P8
B2
GND
PF9
L2
TMR1
GND
GND
GND
GND
GND
GND
GND
GND
GND
P9
Y2
TDO
B3
CLKOUT L3
SRAS L7
P10
P11
P12
P13
P14
P18
P19
P20
R1
Y3
DATA14
DATA12
DATA10
DATA8
DATA6
DATA4
DATA2
DATA0
RFS2
B4
PF3
RSCLK3 Y4
ADDR9 Y5
ADDR10 Y6
B5
PPI1
DT1PRI L8
TSCLK1 L9
DR1SEC L10
B6
PPI3
H2
B7
PF14
PF12
SCL0
SDA0
CANRX
CANTX
NMI
MBCLK H3
TDI
Y7
Y8
Y9
B8
SMS
PF1
H7
GND
GND
GND
GND
GND
GND
GND
GND
FCE
L11
L12
L13
L14
L18
L19
L20
M1
M2
M3
M7
M8
DR3SEC V2
ADDR3 V3
ADDR4 V4
GND
GND
B9
H8
B10
B11
B12
B13
B14
B15
B16
B17
B18
B19
B20
C1
E2
PF2
H9
BMODE1 Y10
BMODE0 Y11
E3
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
MTX
ARDY
PF0
H10
H11
H12
H13
H14
H18
H19
H20
J1
TX0
V5
E7
TSCLK3 R2
RSCLK0 V6
GND
Y12
Y13
Y14
Y15
Y16
Y17
Y18
TSCLK2
TFS2
E8
ARE
R3
R7
GND
VDDEXT
GND
GND
GND
GND
GND
GND
VDDINT
V7
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDINT
RESET
E9
AWE
V8
FRESET
SCL1
MXEVDD E10
MXEGND E11
MTXON E12
DT0PRI R8
V9
TMR0
GND
VDDEXT
GND
GND
GND
GND
GND
GND
VDDINT
TFS3
R9
V10
V11
V12
V13
V14
V15
SDA1
SCAS
SWE
TFS1
R10
R11
R12
R13
R14
R18
R19
R20
T1
ADDR19
ADDR17
ADDR16
GND
GND
GND
E13
E14
DR2SEC Y19
VROUT0 E18
J2
DR1PRI M9
DR0SEC M10
BG
Y20
PF6
E19
E20
F1
J3
BGH
C2
PF7
J7
GND
GND
GND
GND
GND
M11
M12
M13
M14
M18
DR3PRI V16
ADDR5 V17
ADDR6 V18
DT2SEC
GND
C3
GND
GND
RX1
TX1
J8
C4
F2
MISO0 J9
GND
C5
F3
GND
GND
J10
J11
RX0
V19
V20
ADDR11
ADDR12
C6
F7
T2
EMU
Rev. F
|
Page 57 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
Table 45. 316-Ball CSP_BGA Ball Assignment (Alphabetically by Signal)
Signal
ABE0
Ball No. Signal Ball No. Signal Ball No. Signal Ball No. Signal
Ball No. Signal Ball No. Signal Ball No.
M19
M20
N19
N20
P19
P20
R19
R20
T19
T20
U19
U20
V19
V20
W18
W20
W17
Y19
Y18
W16
Y17
J18
DATA8 Y6
DATA9 W6
DATA10 Y5
DATA11 W5
DATA12 Y4
DATA13 W4
DATA14 Y3
DATA15 W3
DR0PRI N2
DR0SEC J3
DR1PRI J2
DR1SEC H3
DR2PRI W12
DR2SEC V13
DR3PRI R18
DR3SEC P18
DT0PRI M1
DT0SEC G3
DT1PRI H1
DT1SEC D3
DT2PRI W13
DT2SEC V16
DT3PRI F18
DT3SEC N18
GND E7
GND E8
GND K11
GND K12
GND
GND
GND
GND
GND
GND
GP
V17
V18
W2
W19
Y1
PPI2
A6
TSCLK1 H2
TSCLK2 Y12
TSCLK3 L18
ABE1
PPI3
B6
ADDR1
ADDR2
ADDR3
ADDR4
ADDR5
ADDR6
ADDR7
ADDR8
ADDR9
ADDR10
ADDR11
ADDR12
ADDR13
ADDR14
ADDR15
ADDR16
ADDR17
ADDR18
ADDR19
AMS0
GND
GND F8
GND F9
GND F10
E9
GND
GND L13
GND L14
GND M3
K13
RESET
RFS0
RFS1
RFS2
RFS3
B14
P2
TX0
R1
K1
TX1
C6
Y20
K3
Y11
T18
TX2
W15
T8
GND
GND
GND
GND
F11
F12
F13
F14
GND
GND
GND
GND
M8
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDEXT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDINT
VDDRTC
M9
MBCLK
MFS
D19
F20
F2
RSCLK0 R2
RSCLK1 L1
RSCLK2 W11
RSCLK3 U18
T9
M10
M11
T10
T11
U7
MISO0
MISO1
MISO2
MLF
GND G7
GND G8
GND M12
GND M13
C14
C10
A15
RTXI
RTXO
RX0
A11
A10
T1
U8
GND
GND
GND
GND
GND
GND
G9
GND
GND
GND
GND
GND
GND
N3
K14
L3
U9
E10
E11
E12
E13
E14
MMCLK C19
U10
U11
V7
MOSI0
MOSI1
MOSI2
G2
RX1
C5
L7
C16
C9
RX2
W14
J20
H19
G1
L8
SA10
SCAS
SCK0
SCK1
SCK2
SCKE
SCL0
SCL1
SDA0
SDA1
SMS
M7
N7
L9
MPIVDD C12
MRXON A18
GND E18
GND L10
P7
GND
GND
GND
F3
GND
GND
GND
L11
L12
N8
MRX
MTX
F19
E19
C17
C11
C20
B9
R7
F7
T7
G10
MTXON B17
MXEGND B16
MXEVDD B15
V8
AMS1
K19
J19
GND G11
GND N9
V9
AMS2
GND
GND
GND
GND
GND
G12
G13
G14
H7
GND
GND
GND
GND
GND
N10
Y15
B10
Y16
D20
V10
V11
M14
N14
P14
R14
T12
T13
T14
U12
U13
U14
V12
A9
AMS3
K18
K20
E20
L19
L20
V14
V15
V5
EMU
FCE
T2
N11
N12
N13
P3
MXI
MXO
NMI
PF0
A17
A16
B13
F1
AOE
H18
ARDY
FRESET Y14
ARE
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
A1
H8
SPI1SEL1 C13
SPI1SS C15
SPI2SEL1 C7
SPI2SS C8
AWE
A12
A20
B2
GND H9
GND P8
PF1
E1
BG
GND
GND
GND
GND
GND
GND
GND
H10
GND
GND
GND
GND
GND
GND
GND
P9
PF2
E2
BGH
H11
H12
H13
H14
J7
P10
P11
P12
P13
R3
PF3
B4
BMODE0
BMODE1
BR
B18
B19
C3
PF4
D1
D2
C1
C2
B1
SRAS
SWE
TCK
G20
H20
W1
V1
V4
PF5
G18
B11
B12
A13
G19
Y10
W10
Y9
PF6
CANRX
CANTX
CLKIN
C4
PF7
TDI
C18
D7
J8
R8
PF8
TDO
TFS0
TFS1
TFS2
TFS3
TMR0
TMR1
TMR2
TMS
Y2
GND J9
GND R9
PF9
B3
N1
J1
CLKOUT
DATA0
DATA1
DATA2
DATA3
DATA4
DATA5
DATA6
DATA7
D8
GND
GND
J10
J11
GND
GND
R10
R11
PF10
PF11
PF12
PF13
PF14
PF15
A2
A3
B8
VROUT0 B20
VROUT1 A19
D9
Y13
M18
M2
L2
D10
D11
D12
D13
D14
D18
E3
GND J12
GND J13
GND J14
GND R12
GND R13
GND T3
XTAL
A14
A8
B7
W9
Y8
GND
GND
GND
GND
K7
GND
GND
GND
GND
U3
V2
V3
V6
A7
K2
W8
K8
PPI_CLK A4
U2
Y7
K9
PPI0
PPI1
A5
B5
TRST
U1
W7
K10
TSCLK0 P1
Rev. F
|
Page 58 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
OUTLINE DIMENSIONS
Dimensions in the outline dimensions figures are shown in
millimeters.
17.10
17.00 SQ
16.90
A1 BALL
CORNER
20 18 16 14 12 10
19 17 15 13 11
8
6
4
2
A1 BALL
CORNER
9
7
5
3
1
A
B
C
D
E
F
G
H
J
15.20
BSC SQ
K
L
M
N
P
R
T
0.80
BSC
U
V
W
Y
TOP VIEW
DETAIL A
BOTTOM VIEW
1.08
1.01
0.94
1.70 MAX
DETAIL A
0.35 NOM
0.30 MIN
0.50
0.45
0.40
COPLANARITY
0.20
SEATING
PLANE
BALL DIAMETER
COMPLIANT TO JEDEC STANDARDS MO-275-MMAB-1.
WITH EXCEPTION TO BALL DIAMETER.
Figure 59. 316-Ball Chip Scale Package Ball Grid Array [CSP_BGA]
(BC-316-2)
Dimensions shown in millimeters
SURFACE-MOUNT DESIGN
Table 46 is provided as an aid to PCB design. For industry-
standard design recommendations, refer to IPC-7351,
Generic Requirements for Surface Mount Design and Land Pat-
tern Standard.
Table 46. BGA Data for Use with Surface-Mount Design
Package Ball Attach
Type
Package Solder Mask
Opening
Package Ball Pad
Size
Package
316-Ball CSP_BGA (BC-316-2)
Solder Mask Defined
0.40 mm diameter
0.50 mm diameter
Rev. F
|
Page 59 of 60
|
October 2013
ADSP-BF539/ADSP-BF539F
ORDERING GUIDE
The models shown in the following table are available with con-
trolled manufacturing to support the quality and reliability
requirements of automotive applications. Note that these auto-
motive models may have specifications that differ from the
commercial models and designers should review the product
specifications section of this data sheet carefully. Contact your
local ADI account representative for specific product ordering
information and to obtain the specific Automotive Reliability
reports for these models.
Temperature
Range2
Instruction
Flash
Memory
Package
Option
Model1
Rate (Max)
400 MHz
533 MHz
400 MHz
533 MHz
Package Description
316-Ball CSP_BGA
316-Ball CSP_BGA
316-Ball CSP_BGA
316-Ball CSP_BGA
ADBF539WBBCZ4xx
ADBF539WBBCZ5xx
ADBF539WBBCZ4F8xx
ADBF539WBBCZ5F8xx
1 Z = RoHS compliant part.
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
N/A
BC-316-2
BC-316-2
BC-316-2
BC-316-2
N/A
8M bit
8M bit
2 Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions on Page 26 for junction temperature (TJ)
specification which is the only temperature specification.
©2013 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D06699-0-10/13(F)
Rev. F
|
Page 60 of 60
|
October 2013
相关型号:
ADBF561WBBCZ5XX
IC 32-BIT, 133 MHz, OTHER DSP, BGA256, 17 X 17 MM, ROHS COMPLIANT, MO-192AAF-1, BGA-256, Digital Signal Processor
ADI
ADBF561WBBZ5XX
IC 32-BIT, 133 MHz, OTHER DSP, PBGA297, ROHS COMPLIANT, PLASTIC, MS-0340AAL-1, BGA-297, Digital Signal Processor
ADI
©2020 ICPDF网 联系我们和版权申明