AD840SE/883B [ADI]

IC OP-AMP, 1000 uV OFFSET-MAX, 400 MHz BAND WIDTH, CQCC20, CERAMIC, LCC-20, Operational Amplifier;
AD840SE/883B
型号: AD840SE/883B
厂家: ADI    ADI
描述:

IC OP-AMP, 1000 uV OFFSET-MAX, 400 MHz BAND WIDTH, CQCC20, CERAMIC, LCC-20, Operational Amplifier

放大器
文件: 总8页 (文件大小:413K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Wideband,  
Fast Settling Op Amp  
a
AD840  
FEATURES  
CONNECTION DIAGRAMS  
Wideband AC Performance  
Plastic DIP (N) Package  
LCC (E) Package  
Gain Bandwidth Product: 400 MHz (Gain 10)  
Fast Settling: 100 ns to 0.01% for a 10 V Step  
Slew Rate: 400 V/s  
and  
Stable at Gains of 10 or Greater  
Full Power Bandwidth: 6.4 MHz for 20 V p-p into a  
500 Load  
Precision DC Performance  
Input Offset Voltage: 0.3 mV max  
Input Offset Drift: 3 V/؇C typ  
Input Voltage Noise: 4 nV/Hz  
Open-Loop Gain: 130 V/mV into a 1 kLoad  
Output Current: 50 mA min  
Supply Current: 12 mA max  
APPLICATIONS  
Video and Pulse Amplifiers  
DAC and ADC Buffers  
Line Drivers  
Available in 14-Pin Plastic DIP, Hermetic Cerdip  
and 20-Pin LCC Packages and in Chip Form  
MIL-STD-883B Processing Available  
bandwidth active filters. The extremely rapid settling time of the  
AD840 makes it the preferred choice for data acquisition appli-  
cations which require 12-bit accuracy. The AD840 is also ap-  
propriate for other applications such as high speed DAC and  
ADC buffer amplifiers and other wide bandwidth circuitry.  
APPLICATION HIGHLIGHTS  
1. The high slew rate and fast settling time of the AD840 make  
it ideal for DAC and ADC buffers, line drivers and all types  
of video instrumentation circuitry.  
PRODUCT DESCRIPTION  
The AD840 is a member of the Analog Devices’ family of wide  
bandwidth operational amplifiers. This high speed/high precision  
family includes, among others, the AD841, which is unity-  
gain stable, and the AD842, which is stable at a gain of two or  
greater and has 100 mA minimum output current drive. These  
devices are fabricated using Analog Devices’ junction isolated  
complementary bipolar (CB) process. This process permits a  
combination of dc precision and wideband ac performance  
previously unobtainable in a monolithic op amp. In addition  
to its 400 MHz gain bandwidth product, the AD840 offers  
extremely fast settling characteristics, typically settling to within  
0.01% of final value in 100 ns for a 10 volt step.  
2. The AD840 is truly a precision amplifier. It offers 12-bit  
accuracy to 0.01% or better and wide bandwidth, perfor-  
mance previously available only in hybrids.  
3. The AD840’s thermally balanced layout and the high speed  
of the CB process allow the AD840 to settle to 0.01% in  
100 ns without the long “tails” that occur with other fast op  
amps.  
4. Laser wafer trimming reduces the input offset voltage to  
0.3 mV max on the K grade, thus eliminating the need for  
external offset nulling in many applications. Offset null pins  
are provided for additional versatility.  
The AD840 remains stable over its full operating temperature  
range at closed-loop gains of 10 or greater. It also offers a low  
quiescent current of 12 mA maximum, a minimum output  
current drive capability of 50 mA, a low input voltage noise of  
4 nV/Hz and a low input offset voltage of 0.3 mV maximum  
(AD840K).  
5. Full differential inputs provide outstanding performance  
in all standard high frequency op amp applications where  
circuit gain will be 10 or greater.  
6. The AD840 is an enhanced replacement for the HA2540.  
The 400 V/µs slew rate of the AD840, along with its 400 MHz  
gain bandwidth, ensures excellent performance in video and  
pulse amplifier applications. This amplifier is ideally suited for  
use in high frequency signal conditioning circuits and wide  
REV. C  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, nor for any infringements of patents or other rights of third parties  
which may result from its use. No license is granted by implication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 617/329-4700  
Fax: 617/326-8703  
(@ +25؇C and ؎15 V dc, unless otherwise noted)  
AD840–SPECIFICATIONS  
Model  
AD840J  
Typ  
AD840K  
AD840S  
Typ  
Conditions  
Min  
Max  
Min  
Typ  
Max  
Min  
Max  
Units  
INPUT OFFSET VOLTAGE1  
TMIN–TMAX  
0.2  
1
1.5  
0.1  
0.3  
0.7  
0.2  
1
2
mV  
mV  
Offset Drift  
5
3
5
µV/°C  
INPUT BIAS CURRENT  
TMIN–TMAX  
3.5  
8
10  
3.5  
5
6
3.5  
8
12  
µA  
µA  
INPUT OFFSET CURRENT  
TMIN–TMAX  
0.1  
0.4  
0.5  
0.1  
0.2  
0.3  
0.1  
0.4  
0.6  
µA  
µA  
INPUT CHARACTERISTICS  
Input Resistance  
Input Capacitance  
Differential Mode  
30  
2
30  
2
30  
2
kΩ  
pF  
INPUT VOLTAGE RANGE  
Common Mode  
Common-Mode Rejection  
؎10  
90  
85  
12  
110  
؎10  
106  
90  
12  
115  
±10  
90  
85  
12  
110  
V
dB  
dB  
VCM = ±10 V  
TMIN–TMAX  
INPUT VOLTAGE NOISE  
Wideband Noise  
f = 1 kHz  
10 Hz to 10 MHz  
4
10  
4
10  
4
10  
nV/Hz  
µV rms  
OPEN-LOOP GAIN  
VO = ±10 V  
RLOAD = 1 kΩ  
TMIN–TMAX  
RLOAD = 500 Ω  
TMIN–TMAX  
100  
50  
75  
130  
80  
100  
75  
100  
75  
130  
100  
100  
50  
75  
50  
130  
80  
V/mV  
V/mV  
V/mV  
V/mV  
50  
OUTPUT CHARACTERISTICS  
Voltage  
RLOAD 500 Ω  
TMIN–TMAX  
؎10  
؎10  
؎10  
V
Current  
Output Resistance  
VOUT = ±10 V  
Open Loop  
50  
50  
50  
mA  
15  
15  
15  
FREQUENCY RESPONSE  
Gain Bandwidth Product  
VOUT = 90 mV p-p  
AV = –10  
400  
400  
400  
MHz  
Full Power Bandwidth2  
VO = 20 V p-p  
RLOAD = 500 Ω  
AV = –10  
AV = –10  
AV = –10  
5.5  
6.4  
10  
20  
5.5  
6.4  
10  
20  
5.5  
6.4  
10  
20  
MHz  
ns  
%
Rise Time  
Overshoot3  
Slew Rate3  
350  
400  
350  
400  
350  
400  
V/µs  
Settling Time3 – 10 V Step  
AV = –10  
to 0.1%  
to 0.01%  
80  
100  
80  
100  
80  
100  
ns  
ns  
OVERDRIVE RECOVERY  
–Overdrive  
+Overdrive  
190  
350  
190  
350  
190  
350  
ns  
ns  
DIFFERENTIAL GAIN  
DIFFERENTIAL PHASE  
f = 4.4 MHz  
f = 4.4 MHz  
0.025  
0.04  
0.025  
0.04  
0.025  
0.04  
%
Degree  
POWER SUPPLY  
Rated Performance  
Operating Range  
Quiescent Current  
±15  
12  
±15  
12  
±15  
12  
V
V
mA  
mA  
dB  
dB  
؎5  
؎18  
14  
16  
؎5  
؎18  
14  
16  
؎5  
؎18  
14  
18  
TMIN–TMAX  
VS = ±5 V to ±18 V  
TMIN–TMAX  
Power Supply Rejection Ratio  
90  
80  
100  
94  
86  
100  
90  
80  
100  
TEMPERATURE RANGE  
Rated Performance4  
0
+75  
0
+75  
–55  
+125  
°C  
TRANSISTOR COUNT  
# of Transistors  
72  
72  
72  
–2–  
REV. C  
AD840  
NOTES  
1Input offset voltage specifications are guaranteed after 5 minutes at TA = +25°C.  
2Full power bandwidth = slew rate/2 π VPEAK  
.
3Refer to Figures 22 and 23.  
4“S” grade TMIN–TMAX specifications are tested with automatic test equipment at TA = –55°C and TA = +125°C.  
All min and max specifications are guaranteed. Specifications shown in boldface are tested on all production units.  
Specifications subject to change without notice.  
ABSOLUTE MAXIMUM RATINGS1  
Plastic DIP (N) Package  
and  
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±18 V  
Internal Power Dissipation2  
Cerdip (Q) Package  
Plastic (N) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.5 W  
Cerdip (Q) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.3 W  
LCC (E) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0 W  
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±VS  
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . ±6 V  
Storage Temperature Range  
Q, E . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .–65°C to +150°C  
N . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .–65°C to +125°C  
Junction Temperature (TJ) . . . . . . . . . . . . . . . . . . . . . +175°C  
Lead Temperature Range (Soldering 60 sec) . . . . . . . . +300°C  
NOTES  
1Stresses above those listed under “Absolute Maximum Ratings” may cause  
permanent damage to the device. This is a stress rating only, and functional  
operation of the device at these or any other conditions above those indicated in  
the operational section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect device reliability.  
2Maximum internal power dissipation is specified so that TJ does not exceed  
+175°C at an ambient temperature of +25°C.  
LCC (E) Package  
Thermal Characteristics:  
θJC  
θJA  
Derate at  
Cerdip Package  
Plastic Package  
LCC Package  
30°C/W  
30°C/W  
35°C/W  
110°C/W  
100°C/T  
150°C/W  
8.7 mW/°C  
10 mW/°C  
6.7 mW/°C  
Recommended Heat Sink:  
Aavid Engineering© #602B  
ORDERING GUIDE  
Package Options2  
Models  
AD840JN  
AD840KN  
AD840JQ  
AD840KQ  
N-14  
N-14  
Q-14  
Q-14  
Q-14  
Q-14  
Q-14  
E-20A  
E-20A  
AD840 Connection Diagrams  
METALIZATION PHOTOGRAPH  
Contact factory for latest dimensions.  
Dimensions shown in inches and (mm).  
AD840SQ  
AD840SQ-883B  
5962-89640012A  
AD840SE-883B  
5962-8964001CA  
NOTES  
1J and S Grade Chips also available.  
2N = Plastic DIP; Q = Cerdip; E = LCC (Leadless  
2Ceramic Chip Carrier).  
REV. C  
–3–  
AD840–Typical Characteristics  
(at +25؇C and VS = ؎15 V, unless otherwise noted)  
Figure 1. Input Common-Mode  
Range vs. Supply Voltage  
Figure 2. Output Voltage Swing  
vs. Supply Voltage  
Figure 3. Output Voltage Swing  
vs. Load Resistance  
Figure 5. Input Bias Current vs.  
Temperature  
Figure 4. Quiescent Current vs.  
Supply Voltage  
Figure 6. Output Impedance vs.  
Frequency  
Figure 8. Short-Circuit Current  
Limit vs. Temperature  
Figure 9. Gain Bandwidth Product  
vs. Temperature  
Figure 7. Quiescent Current vs.  
Temperature  
–4–  
REV. C  
AD840  
Figure 11. Open-Loop Gain vs.  
Supply Voltage  
Figure 12. Power Supply Rejection  
vs. Frequency  
Figure 10. Open-Loop Gain and  
Phase Margin Phase vs. Frequency  
Figure 15. Output Swing and  
Error vs. Settling Time  
Figure 14. Large Signal Frequency  
Response  
Figure 13. Common-Mode  
Rejection vs. Frequency  
Figure 17. Input Voltage Noise  
Spectral Density  
Figure 18. Slew Rate vs.  
Temperature  
Figure 16. Harmonic Distortion vs.  
Frequency  
REV. C  
–5–  
AD840  
Figure 19b. Inverter Large Signal  
Pulse Response  
Figure 19a. Inverting Amplifier  
Configuration (DIP Pinout)  
Figure 19c. Inverter Small Signal  
Pulse Response  
Figure 20a. Noninverting Amplifier  
Configuration (DIP Pinout)  
Figure 20c. Noninverting Small  
Signal Pulse Response  
Figure 20b. Noninverting Large  
Signal Pulse Response  
OFFSET NULLING  
The input offset voltage of the AD840 is very low for a high  
speed op amp, but if additional nulling is required, the circuit  
shown in Figure 21 can be used.  
Figure 21. Offset Nulling (DIP Pinout)  
–6–  
REV. C  
Applying the AD840  
AD840 SETTLING TIME  
Figures 22 and 24 show the settling performance of the AD840  
in the test circuit shown in Figure 23.  
Figure 24 shows the “long-term” stability of the settling charac-  
teristics of the AD840 output after a 10 V step. There is no evi-  
dence of settling tails after the initial transient recovery time.  
The use of a junction isolated process, together with careful lay-  
out, avoids these problems by minimizing the effects of transis-  
tor isolation capacitance discharge and thermally induced shifts  
in circuit operating points. These problems do not occur even  
under high output current conditions.  
Settling time is defined as:  
The interval of time from the application of an ideal step  
function input until the closed-loop amplifier output has  
entered and remains within a specified error band.  
This definition encompasses the major components which com-  
prise settling time. They include (1) propagation delay through  
the amplifier; (2) slewing time to approach the final output  
value; (3) the time of recovery from the overload associated with  
slewing; and (4) linear settling to within the specified error band.  
Expressed in these terms, the measurement of settling time is  
obviously a challenge and needs to be done accurately to assure  
the user that the amplifier is worth consideration for the  
application.  
Figure 24. AD840 Settling Demonstrating No Settling Tails  
GROUNDING AND BYPASSING  
In designing practical circuits with the AD840, the user must re-  
member that whenever high frequencies are involved, some spe-  
cial precautions are in order. Circuits must be built with short  
interconnect leads. Large ground planes should be used when-  
ever possible to provide a low resistance, low inductance circuit  
path, as well as minimizing the effects of high frequency cou-  
pling. Sockets should be avoided, because the increased  
inter-lead capacitance can degrade bandwidth.  
Figure 22. AD840 0.01% Settling Time  
Feedback resistors should be of low enough value to assure that  
the time constant formed with the circuit capacitances will not  
limit the amplifier performance. Resistor values of less than  
5 kare recommended. If a larger resistor must be used, a small  
(±10 pF) feedback capacitor in connected parallel with the feed-  
back resistor, RF, may be used to compensate for these stray ca-  
pacitances and optimize the dynamic performance of the  
amplifier in the particular application.  
TEK  
TEK  
ERROR  
7A13  
AMP  
(x11)  
7603  
TEK  
OSCILLOSCOPE  
7A18  
HP6263  
4.99k  
499  
DDD5109  
FLAT-TOP  
PULSE  
4.99k  
499  
0.1µF  
50  
+15V  
GENERATOR  
2.2µF  
Power supply leads should be bypassed to ground as close as  
possible to the amplifier pins. A 2.2 µF capacitor in parallel with  
a 0.1 µF ceramic disk capacitor is recommended.  
11  
4
FET PROBE  
TEK P6201  
10  
AD840  
5
6
0.1µF  
499  
CAPACITIVE LOAD DRIVING ABILITY  
499  
2.2µF  
Like all wideband amplifiers, the AD840 is sensitive to capaci-  
tive loading. The AD840 is designed to drive capacitive loads  
of up to 20 pF without degradation of its rated performance.  
Capacitive loads of greater than 20 pF will decrease the dynamic  
performance of the part although instability should not occur  
unless the load exceeds 100 pF. A resistor in series with the out-  
put can be used to decouple larger capacitive loads.  
-15V  
Figure 23. Settling Time Test Circuit  
Figure 23 shows how measurement of the AD840’s 0.01% set-  
tling in 100 ns was accomplished by amplifying the error signal  
from a false summing junction with a very high speed propri-  
etary hybrid error amplifier specially designed to enable testing  
of small settling errors. The device under test was driving a  
420 load. The input to the error amp is clamped in order to  
avoid possible problems associated with the overdrive recovery  
of the oscilloscope input amplifier. The error amp amplifies the  
error from the false summing junction by 11, and it contains a  
gain vernier to fine trim the gain.  
USING A HEAT SINK  
The AD840 draws less quiescent power than most high speed  
amplifiers and is specified for operation without a heat sink.  
However, when driving low impedance loads the current to the  
load can be 4 to 5 times the quiescent current. This will create a  
noticeable temperature rise. Improved performance can be  
achieved by using a small heat sink such as the Aavid Engineer-  
ing #602B.  
REV. C  
–7–  
AD840  
HIGH SPEED DAC BUFFER CIRCUIT  
OVERDRIVE RECOVERY  
The AD840’s 100 ns settling time to 0.01% for a 10 V step  
makes it well suited as an output buffer for high speed D/A con-  
verters. Figure 25 shows the connections for producing a 0 to  
+10.24 V output swing from the AD568 35 ns DAC. With the  
AD568 in unbuffered voltage output mode, the AD840 is  
placed in noninverting configuration. As a result of the 1 kΩ  
span resistor provided internally in the AD568, the noise gain of  
this topology is 10. Only 5 pF is required across the feedback  
(span) resistor to optimize settling.  
Figure 26 shows the overdrive recovery capability of the AD840.  
Typical recovery time is 190 ns from negative overdrive and  
350 ns from positive overdrive.  
Figure 26. Overdrive Recovery  
Figure 27. Overdrive Recovery Test Circuit  
Figure 25. 0 V to +10.24 V DAC Output Buffer  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
14-Pin Cerdip (Q) Package  
14-Pin Plastic (N) Package  
20-Pin LCC (E) Package  
–8–  
REV. C  

相关型号:

AD840SQ

Wideband, Fast Settling Op Amp
ADI

AD840SQ-883B

Wideband, Fast Settling Op Amp
ADI

AD840SQ/883B

IC OP-AMP, 1000 uV OFFSET-MAX, 400 MHz BAND WIDTH, CDIP14, CERDIP-14, Operational Amplifier
ADI

AD841

Wideband, Unity-Gain Stable, Fast Settling Op Amp
ADI

AD8417

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417BRMZ

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417BRMZ-RL

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417R-EVALZ

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417RM-EVALZ

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417WBRMZ

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417WBRMZ-RL

Bidirectional, Zero Drift, Current Sense Amplifier
ADI

AD8417WBRZ

Bidirectional, Zero Drift, Current Sense Amplifier
ADI