AD7942_17 [ADI]

Pseudo Differential ADC in MSOP/LFCSP;
AD7942_17
型号: AD7942_17
厂家: ADI    ADI
描述:

Pseudo Differential ADC in MSOP/LFCSP

文件: 总25页 (文件大小:463K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
14-Bit, 250 kSPS PulSAR,  
Pseudo Differential ADC in MSOP/LFCSP  
Data Sheet  
AD7942  
FEATURES  
APPLICATION DIAGRAM  
0.5V TO 5V  
2.5V TO 5V  
14-bit resolution with no missing codes  
Throughput: 250 kSPS  
INL: 0.4 LSB typical, 1 LSB maximum ( 0.0061% of FSR)  
SINAD: 85 dB at 20 kHz  
THD: −100 dB at 20 kHz  
Pseudo differential analog input range  
0 V to VREF with VREF up to VDD  
VIO  
1.8V TO VDD  
REF VDD  
0V TO V  
REF  
SDI  
SCK  
SDO  
CNV  
IN+  
AD7942  
3- OR 4-WIRE INTERFACE  
(SPI, DAISY CHAIN, CS)  
IN–  
GND  
No pipeline delay  
Single-supply 2.3 V to 5.5 V operation with  
1.8 V/2.5 V/3 V/5 V logic interface  
Proprietary serial interface  
Figure 1.  
SPI-/QSPI-/MICROWIRE-/DSP-compatible1  
Daisy-chaining for multiple ADCs and busy indicator  
Power dissipation  
1.25 mW at 2.5 V/100 kSPS, 3.6 mW at 5 V/100 kSPS  
1.25 μW at 2.5 V/100 SPS  
Standby current: 1 nA  
10-lead package: MSOP and 3 mm × 3 mm LFCSP  
Pin-for-pin compatible with the 16-bit AD7685  
GENERAL DESCRIPTION  
The AD7942 is a 14-bit, charge redistribution, successive approxi-  
mation PulSAR® ADC that operates from a single power supply,  
VDD, between 2.3 V to 5.5 V. It contains a low power, high  
speed, 14-bit sampling ADC with no missing codes, an internal  
conversion clock, and a versatile serial interface port. The part  
also contains a low noise, wide bandwidth, short aperture delay  
track-and-hold circuit. On the CNV rising edge, it samples an  
analog input, IN+, between 0 V to VREF with respect to a ground  
sense, IN−. e reference voltage, VREF, is applied externally and  
is set up to be the supply voltage. Its power scales linearly with  
the throughput.  
APPLICATIONS  
Battery-powered equipment  
Data acquisition  
Instrumentation  
Medical instruments  
Process controls  
The SPI-compatible serial interface also features the ability,  
using the SDI input, to daisy-chain several ADCs on a single  
3-wire bus and provides an optional busy indicator. It is com-  
patible with 1.8 V, 2.5 V, 3 V, or 5 V logic using a separate  
supply (VIO).  
The AD7942 is housed in a 10-lead MSOP or a 10-lead LFCSP  
package yet fits in the same size footprint as the 8-lead MSOP  
or SOT-23. Operation for the AD7942 is specified from −40°C  
to +85°C.  
1 Protected by U.S. Patent 6,703,961.  
Table 1. MSOP, LFCSP/SOT-23, 14-/16-/18-Bit ADCs  
Type  
14-Bit  
16-Bit  
100 kSPS  
AD7940  
AD7680  
AD7683  
AD7684  
250 kSPS  
AD79421  
AD76851  
AD76871  
AD7694  
AD76911  
400 kSPS to 500 kSPS  
AD79461  
≥1000 kSPS  
ADC Driver  
AD76861  
AD79801  
AD79831  
ADA4941-x  
ADA4841-x  
AD76881  
AD76931  
18-Bit  
AD76901  
AD79821  
AD79841  
ADA4941-x  
ADA4841-x  
1 Pin-for-pin compatible to the AD7942.  
Rev. C  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rights of third parties that may result from its use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks and registeredtrademarks arethe property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700 ©2005–2014 Analog Devices, Inc. All rights reserved.  
Technical Support  
www.analog.com  
 
 
 
 
 
AD7942* PRODUCT PAGE QUICK LINKS  
Last Content Update: 02/23/2017  
COMPARABLE PARTS  
View a parametric search of comparable parts.  
TOOLS AND SIMULATIONS  
AD7685 IBIS Models  
EVALUATION KITS  
REFERENCE MATERIALS  
AD7942 Evaluation kit  
Technical Articles  
Precision ADC PMOD Compatible Boards  
MS-1779: Nine Often Overlooked ADC Specifications  
MS-2210: Designing Power Supplies for High Speed ADC  
DOCUMENTATION  
DESIGN RESOURCES  
AD7942 Material Declaration  
PCN-PDN Information  
Quality And Reliability  
Symbols and Footprints  
Application Notes  
AN-931: Understanding PulSAR ADC Support Circuitry  
AN-932: Power Supply Sequencing  
Data Sheet  
AD7942: 14-Bit, 250 kSPS PulSAR; Pseudo Differential ADC  
in MSOP/LFCSP Data Sheet  
Product Highlight  
DISCUSSIONS  
8- to 18-Bit SAR ADCs ... From the Leader in High  
View all AD7942 EngineerZone Discussions.  
Performance Analog  
User Guides  
SAMPLE AND BUY  
Visit the product page to see pricing options.  
UG-340: Evaluation Board for the 10-Lead Family 14-/16-/  
18-Bit PulSAR ADCs  
UG-682: 6-Lead SOT-23 ADC Driver for the 8-/10-Lead  
Family of 14-/16-/18-Bit PulSAR ADC Evaluation Boards  
TECHNICAL SUPPORT  
Submit a technical question or find your regional support  
number.  
SOFTWARE AND SYSTEMS REQUIREMENTS  
AD7942 FMC-SDP Interposer & Evaluation Board / Xilinx  
KC705 Reference Design  
DOCUMENT FEEDBACK  
Submit feedback for this data sheet.  
BeMicro FPGA Project for AD7942 with Nios driver  
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not  
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.  
AD7942  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Terminology.................................................................................... 12  
Theory of Operation ...................................................................... 13  
Circuit Information.................................................................... 13  
Converter Operation.................................................................. 13  
Typical Connection Diagram ................................................... 14  
Digital Interface.......................................................................... 16  
Application Hints ........................................................................... 23  
Layout .......................................................................................... 23  
Evaluating the Performance of AD7942.................................. 23  
Outline Dimensions....................................................................... 24  
Ordering Guide .......................................................................... 24  
Applications....................................................................................... 1  
Application Diagram........................................................................ 1  
General Description......................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Timing Specifications .................................................................. 5  
Absolute Maximum Ratings............................................................ 7  
ESD Caution.................................................................................. 7  
Pin Configuration and Function Descriptions............................. 8  
Typical Performance Characteristics ............................................. 9  
REVISION HISTORY  
6/14—Rev. B to Rev. C  
12/07—Rev. 0 to Rev. A  
Changed QFN (LFCSP) Notation to LFCSP.............. Throughout  
Added Patent Footnote .................................................................... 1  
Changes to Evaluating the Performance of the AD7942........... 23  
Changes to Ordering Guide .......................................................... 24  
Changes to Table 1.............................................................................1  
Changes to General Description Section .......................................1  
Changes to Table 6.............................................................................7  
Changes to Table 7.............................................................................8  
Changes to Circuit Information Section ..................................... 13  
Changes to Table 9.......................................................................... 15  
Changes to Figure 39...................................................................... 21  
Changes to Figure 41...................................................................... 22  
Updated Outline Dimensions....................................................... 24  
Changes to Ordering Guide.......................................................... 24  
6/08—Rev. A to Rev. B  
Changes to Features Section and General Description Section. 1  
Moved Figure 2 and Figure 3 .......................................................... 6  
Changes to Table 6............................................................................ 8  
Moved Terminology Section......................................................... 12  
Changes to Figure 41...................................................................... 22  
Changes to Ordering Guide .......................................................... 24  
3/05—Revision 0: Initial Version  
Rev. C | Page 2 of 24  
 
Data Sheet  
AD7942  
SPECIFICATIONS  
VDD = 2.3 V to 5.5 V, VIO = 2.3 V to VDD, VREF = VDD, TA = –40°C to +85°C, unless otherwise noted.  
Table 2.  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
RESOLUTION  
14  
Bits  
ANALOG INPUT  
Voltage Range  
Absolute Input Voltage  
IN+ − IN−  
IN+  
IN−  
0
−0.1  
−0.1  
VREF  
VDD + 0.1  
+0.1  
V
V
V
Analog Input CMRR  
Leakage Current  
fIN = 250 kHz  
TA = 25°C, acquisition phase  
65  
1
dB  
nA  
Input Impedance  
See the Analog Input section  
ACCURACY  
No Missing Codes  
14  
−0.7  
−1  
Bits  
Differential Linearity Error  
Integral Linearity Error  
Transition Noise  
Gain Error2, TMIN to TMAX  
Gain Error Temperature Drift  
Offset Error2, TMIN to TMAX  
0.3  
0.4  
0.33  
0.7  
1
0.45  
0.75  
2.5  
+0.7  
+1  
LSB1  
LSB  
LSB  
LSB  
ppm/°C  
mV  
mV  
ppm/°C  
LSB  
VREF = VDD = 5 V  
6
VDD = 4.5 V to 5.5 V  
VDD = 2.3 V to 4.5 V  
3
4.5  
Offset Temperature Drift  
Power Supply Sensitivity  
THROUGHPUT  
VDD = 5 V 5ꢀ  
0.1  
Conversion Rate  
VDD = 4.5 V to 5.5 V  
VDD = 2.3 V to 4.5 V  
Full-scale step  
0
0
250  
200  
1.8  
kSPS  
kSPS  
μs  
Transient Response  
AC ACCURACY  
Signal-to-Noise Ratio (SNR)  
fIN = 20 kHz, VREF = 5 V  
fIN = 20 kHz, VREF = 2.5 V  
fIN = 20 kHz  
84.5  
83  
85  
84  
−100  
−100  
85  
dB3  
dB  
dB  
dB  
dB  
dB  
dB  
Spurious-Free Dynamic Range (SFDR)  
Total Harmonic Distortion (THD)  
Signal-to-Noise and Distortion Ratio (SINAD)  
fIN = 20 kHz  
fIN = 20 kHz, VREF = 5 V  
fIN = 20 kHz, VREF = 5 V, −60 dB input  
fIN = 20 kHz, VREF = 2.5 V  
25  
84  
REFERENCE  
Voltage Range  
Load Current  
SAMPLING DYNAMICS  
−3 dB Input Bandwidth  
Aperture Delay  
DIGITAL INPUTS  
Logic Levels  
VIL  
0.5  
VDD + 0.3  
V
μA  
250 kSPS, VREF = 5 V  
VDD = 5 V  
50  
2
2.5  
MHz  
ns  
–0.3  
0.7 × VIO  
−1  
+0.3 × VIO  
VIO + 0.3  
+1  
V
V
μA  
μA  
VIH  
IIL  
IIH  
−1  
+1  
Rev. C | Page 3 of 24  
 
AD7942  
Data Sheet  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
DIGITAL OUTPUTS  
Data Format  
Serial 14 bits straight binary  
Pipeline Delay  
Conversion results available  
immediately after  
completed conversion  
VOL  
VOH  
ISINK = +500 μA  
ISOURCE = −500 μA  
0.4  
V
V
VIO − 0.3  
POWER SUPPLIES  
VDD  
VIO  
VIO Range  
Standby Current4, 5  
Power Dissipation  
Specified performance  
Specified performance  
2.3  
2.3  
1.8  
5.5  
V
V
V
nA  
μW  
mW  
mW  
mW  
mW  
VDD + 0.3  
VDD + 0.3  
50  
VDD and VIO = 5 V, at 25°C  
1
VDD = 2.5 V, 100 SPS throughput  
VDD = 2.5 V, 100 kSPS throughput  
VDD = 2.5 V, 200 kSPS throughput  
VDD = 5 V, 100 kSPS throughput  
VDD = 5 V, 250 kSPS throughput  
1.25  
1.25  
2.5  
3.6  
2
4
5
12.5  
TEMPERATURE RANGE6  
Specified Performance  
TMIN to TMAX  
−40  
+85  
°C  
1 LSB means least significant bit. With a 5 V input range, 1 LSB = 305.2 μV.  
2 See the Terminology section. These specifications do include full temperature range variation but do not include the error contribution from the external reference.  
3 All specifications in decibels are referred to a full-scale input, FS. Tested with an input signal at 0.5 dB below full scale, unless otherwise specified.  
4 With all digital inputs forced to VIO or GND as required.  
5 During acquisition phase.  
6 Contact Analog Devices, Inc., sales for an extended temperature range.  
Rev. C | Page 4 of 24  
 
 
 
 
 
Data Sheet  
AD7942  
TIMING SPECIFICATIONS  
VDD = 4.5 V to 5.5 V1, VIO = 2.3 V to 5.5 V or VDD + 0.3 V, whichever is the lowest, unless otherwise stated, TA = −40°C to +85°C.  
Table 3.  
Parameter  
Symbol  
tCONV  
tACQ  
Min  
0.5  
1.8  
4
Typ  
Max  
Unit  
μs  
μs  
Conversion Time: CNV Rising Edge to Available Data  
Acquisition Time  
Time Between Conversions  
2.2  
tCYC  
μs  
CNV Pulse Width (CS Mode)  
tCNVH  
tSCK  
10  
15  
ns  
SCK Period (CS Mode)  
ns  
SCK Period (Chain Mode)  
tSCK  
VIO ≥ 4.5 V  
VIO ≥ 3 V  
VIO ≥ 2.7 V  
VIO ≥ 2.3 V  
SCK Low Time  
SCK High Time  
SCK Falling Edge to Data Remains Valid  
SCK Falling Edge to Data-Valid Delay  
17  
18  
19  
20  
7
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tSCKL  
tSCKH  
tHSDO  
tDSDO  
7
5
VIO ≥ 4.5 V  
VIO ≥ 3 V  
VIO ≥ 2.7 V  
VIO ≥ 2.3 V  
14  
15  
16  
17  
ns  
ns  
ns  
ns  
CNV or SDI Low to SDO D13 MSB Valid (CS Mode)  
VIO ≥ 4.5 V  
tEN  
15  
18  
22  
25  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
VIO ≥ 2.7 V  
VIO ≥ 2.3 V  
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance (CS Mode)  
SDI Valid Setup Time from CNV Rising Edge (CS Mode)  
SDI Valid Hold Time from CNV Rising Edge (CS Mode)  
SCK Valid Setup Time from CNV Rising Edge (Chain Mode)  
SCK Valid Hold Time from CNV Rising Edge (Chain Mode)  
SDI Valid Setup Time from SCK Falling Edge (Chain Mode)  
SDI Valid Hold Time from SCK Falling Edge (Chain Mode)  
SDI High to SDO High (Chain Mode with Busy Indicator)  
VIO ≥ 4.5 V  
tDIS  
tSSDICNV  
tHSDICNV  
tSSCKCNV  
tHSCKCNV  
tSSDISCK  
tHSDISCK  
tDSDOSDI  
15  
0
5
5
3
4
15  
26  
ns  
ns  
VIO ≥ 2.3 V  
1 See Figure 2 and Figure 3 for load conditions.  
Rev. C | Page 5 of 24  
 
 
AD7942  
Data Sheet  
VDD = 2.3 V to 4.5 V1, VIO = 2.3 V to 4.5 V or VDD + 0.3 V, whichever is the lowest, unless otherwise stated, TA = −40°C to +85°C.  
Table 4.  
Parameter  
Symbol  
tCONV  
tACQ  
Min  
0.7  
1.8  
5
Typ  
Max  
Unit  
μs  
μs  
Conversion Time: CNV Rising Edge to Data Available  
Acquisition Time  
Time Between Conversions  
3.2  
tCYC  
μs  
CNV Pulse Width (CS Mode)  
tCNVH  
tSCK  
10  
25  
ns  
SCK Period (CS Mode)  
ns  
SCK Period (Chain Mode)  
tSCK  
VIO ≥ 3 V  
VIO ≥ 2.7 V  
VIO ≥ 2.3 V  
SCK Low Time  
29  
35  
40  
12  
12  
5
ns  
ns  
ns  
ns  
ns  
ns  
tSCKL  
tSCKH  
tHSDO  
tDSDO  
SCK High Time  
SCK Falling Edge to Data Remains Valid  
SCK Falling Edge to Data Valid Delay  
VIO ≥ 3 V  
VIO ≥ 2.7 V  
VIO ≥ 2.3 V  
24  
30  
35  
ns  
ns  
ns  
CNV or SDI Low to SDO D13 MSB Valid (CS Mode)  
VIO ≥ 2.7 V  
tEN  
18  
22  
25  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
VIO ≥ 2.3 V  
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance (CS Mode)  
SDI Valid Setup Time from CNV Rising Edge (CS Mode)  
SDI Valid Hold Time from CNV Rising Edge (CS Mode)  
SCK Valid Setup Time from CNV Rising Edge (Chain Mode)  
SCK Valid Hold Time from CNV Rising Edge (Chain Mode)  
SDI Valid Setup Time from SCK Falling Edge (Chain Mode)  
SDI Valid Hold Time from SCK Falling Edge (Chain Mode)  
SDI High to SDO High (Chain Mode with Busy Indicator)  
tDIS  
tSSDICNV  
tHSDICNV  
tSSCKCNV  
tHSCKCNV  
tSSDISCK  
tHSDISCK  
tDSDOSDI  
30  
0
5
8
5
4
36  
1 See Figure 2 and Figure 3 for load conditions.  
Timing Diagrams  
500µA  
I
OL  
1.4V  
TO SDO  
C
L
50pF  
500µA  
I
OH  
Figure 2. Load Circuit for Digital Interface Timing  
70% VIO  
30% VIO  
tDELAY  
tDELAY  
1
1
2V OR VIO – 0.5V  
2V OR VIO – 0.5V  
2
2
0.8V OR 0.5V  
0.8V OR 0.5V  
NOTES  
1
2
2V IF VIO ABOVE 2.5V, VIO – 0.5V IF VIO BELOW 2.5V.  
0.8V IF VIO ABOVE 2.5V, 0.5V IF VIO BELOW 2.5V.  
Figure 3. Voltage Reference Levels for Timing  
Rev. C | Page 6 of 24  
 
 
 
Data Sheet  
AD7942  
ABSOLUTE MAXIMUM RATINGS  
Table 5.  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Parameter  
Analog Inputs  
IN+1, IN−1  
Rating  
GND − 0.3 V to VDD + 0.3 V  
or 130 mA  
GND − 0.3 V to VDD + 0.3 V  
REF  
Supply Voltages  
VDD and VIO to GND  
VDD to VIO  
−0.3 V to +7 V  
7 V  
Digital Inputs to GND  
Digital Outputs to GND  
Storage Temperature Range  
Junction Temperature  
θJA Thermal Impedance  
10-Lead MSOP  
10-Lead LFCSP_WD  
θJC Thermal Impedance  
10-Lead MSOP  
−0.3 V to VIO + 0.3 V  
−0.3 V to VIO + 0.3 V  
−65°C to +150°C  
150°C  
ESD CAUTION  
200°C/W  
48.7°C/W  
44°C/W  
10-Lead LFCSP_WD  
Lead Temperature  
Vapor Phase (60 sec)  
Infrared (15 sec)  
2.96°C/W  
215°C  
220°C  
1 See the Analog Input section.  
Rev. C | Page 7 of 24  
 
 
 
 
AD7942  
Data Sheet  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
REF  
VDD  
IN+  
1
2
3
4
5
10 VIO  
9
8
7
6
SDI  
SCK  
SDO  
CNV  
AD7942  
IN–  
GND  
NOTES  
1. PADDLE CONNECTED TO GND. THIS CONNECTION IS NOT  
REQUIRED TO MEET THE ELECTRICAL PERFORMANCES.  
Figure 4. Pin Configuration  
Table 6. Pin Function Descriptions  
Pin No.  
Mnemonic Type1 Description  
1
REF  
AI  
Reference Input Voltage. The VREF range is from 0.5 V to VDD. REF is referred to the GND pin. Decouple REF  
as closely as possible to a 10 μF capacitor.  
2
3
VDD  
IN+  
P
AI  
Power Supply.  
Analog Input. IN+ is referred to IN−. The voltage range, that is, the difference between IN+ and IN−, is 0 V  
to VREF  
.
4
5
6
IN−  
GND  
CNV  
AI  
P
DI  
Analog Input Ground Sense. Connect IN− to the analog ground plane or to a remote sense ground.  
Power Supply Ground.  
Convert Input. This input pin has multiple functions. On its leading edge, CNV initiates the conversions  
and selects the interface mode of the part: chain mode or CS mode. In CS mode, CNV enables the SDO pin  
when low. In chain mode, the data should be read when CNV is high.  
7
8
9
SDO  
SCK  
SDI  
DO  
DI  
DI  
Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.  
Serial Data Clock Input. When the part is selected, the conversion result is shifted out by this clock.  
Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows:  
Chain mode is selected if SDI is low during the CNV rising edge. In this mode, SDI is used as a data input to  
daisy-chain the conversion results of two or more ADCs onto a single SDO line. The digital data level on  
SDI is output on SDO with a delay of 14 SCK cycles.  
CS mode is selected if SDI is high during the CNV rising edge. In this mode, either SDI or CNV can enable  
the serial output signals when low, and if SDI or CNV is low when the conversion is complete, the busy  
indicator feature is enabled.  
10  
VIO  
P
Input/Output Interface Digital Power. Nominally at the same supply as the host interface (1.8 V, 2.5 V, 3 V, or 5 V).  
1 AI = analog input, DI = digital input, DO = digital output, and P = power.  
Rev. C | Page 8 of 24  
 
 
Data Sheet  
AD7942  
TYPICAL PERFORMANCE CHARACTERISTICS  
1.00  
1.00  
0.75  
POSITIVE INL = +0.22LSB  
POSITIVE DNL = +0.24LSB  
NEGATIVE DNL = –0.12LSB  
NEGATIVE INL = –0.34LSB  
0.75  
0.50  
0.25  
0.50  
0.25  
0
–0.25  
–0.50  
0
–0.25  
–0.50  
–0.75  
–1.00  
–0.75  
–1.00  
0
4096  
8192  
12,288  
16,384  
0
4096  
8192  
12,288  
16,384  
CODE  
CODE  
Figure 5. Integral Nonlinearity vs. Code  
Figure 8. Differential Nonlinearity vs. Code  
150,000  
150,000  
100,000  
50,000  
0
VDD = V  
129,941  
= 2.5V  
VDD = V  
= 5V  
REF  
REF  
131,072  
100,000  
50,000  
0
0
0
915  
216  
0
0
0
0
0
0
0
2002  
0
1FFD  
1FFE  
1FFF  
2000  
2001  
2002  
2003  
1FFD  
1FFE  
1FFF  
2000  
2001  
2003  
CODE IN HEX  
CODE IN HEX  
Figure 9. Histogram of a DC Input at the Code Center  
Figure 6. Histogram of a DC Input at the Code Center  
0
0
16,384 POINT FFT  
16,384 POINT FFT  
VDD = V = 2.5V  
REF  
fS = 250kSPS  
fIN = 20.43kHz  
SNR = 84.2dB  
THD = –101.7dB  
SFDR = –104.3dB  
–20  
–40  
VDD = V  
= 5V  
–20  
–40  
REF  
fS = 250kSPS  
fIN = 20.43kHz  
SNR = 85.1dB  
THD = –105dB  
SFDR = –105.9dB  
–60  
–60  
–80  
–80  
–100  
–100  
–120  
–140  
–120  
–140  
–160  
–180  
–160  
–180  
0
25  
50  
75  
100  
125  
0
25  
50  
75  
100  
125  
FREQUENCY (kHz)  
FREQUENCY (kHz)  
Figure 10. FFT Plot  
Figure 7. FFT Plot  
Rev. C | Page 9 of 24  
 
AD7942  
Data Sheet  
15.0  
14.5  
86  
–80  
–85  
SNR  
V
= 2.5V, –1dB  
REF  
85  
–90  
SINAD  
–95  
V
= 5V, –1dB  
14.0  
13.5  
13.0  
84  
83  
REF  
–100  
ENOB  
–105  
–110  
–115  
82  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
5.5  
0
40  
80  
120  
160  
200  
REFERENCE VOLTAGE (V)  
FREQUENCY (kHz)  
Figure 11. SNR, SINAD, and ENOB vs. Reference Voltage  
Figure 14. THD vs. Frequency  
–90  
–100  
–110  
–120  
90  
85  
80  
75  
70  
V
= 5V, –10dB  
REF  
V
= 2.5V  
REF  
V
= 5V, –1dB  
REF  
V
= 5V  
REF  
V
= 2.5V, –1dB  
REF  
0
50  
100  
FREQUENCY (kHz)  
150  
200  
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
TEMPERATURE (°C)  
Figure 12. SINAD vs. Frequency  
Figure 15. THD vs. Temperature  
95  
1000  
f
= 100kSPS  
S
90  
85  
80  
75  
750  
VDD  
V
= 5V  
REF  
500  
250  
0
V
= 2.5V  
REF  
VIO  
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
2.3  
2.7  
3.1  
3.5  
3.9  
SUPPLY (V)  
4.3  
4.7  
5.1  
5.5  
TEMPERATURE (°C)  
Figure 13. SNR vs. Temperature  
Figure 16. Operating Currents vs. Supply  
Rev. C | Page 10 of 24  
 
Data Sheet  
AD7942  
1000  
6
5
4
3
750  
500  
2
1
OFFSET ERROR  
GAIN ERROR  
0
–1  
–2  
–3  
–4  
–5  
–6  
VDD + VIO  
250  
0
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 17. Power-Down Currents vs. Temperature  
Figure 19. Offset Error and Gain Error vs. Temperature  
25  
1000  
fS = 100kSPS  
900  
VDD = 2.5V, 85°C  
20  
15  
10  
5
800  
700  
600  
VDD = 5V  
VDD = 2.5V  
VDD = 2.5V, 25°C  
500  
400  
300  
200  
VDD = 5V, 85°C  
VDD = 5V, 25°C  
VDD = 3.3V, 85°C  
100  
0
VDD = 3.3V, 25°C  
VIO  
0
–55 –35  
–15  
5
25  
45  
65  
85  
105  
125  
0
20  
40  
60  
80  
100  
120  
TEMPERATURE (°C)  
SDO CAPACITIVE LOAD (pF)  
Figure 18. Operating Currents vs. Temperature  
Figure 20. tDSDO Delay vs. SDO Capacitance Load and Supply  
Rev. C | Page 11 of 24  
AD7942  
Data Sheet  
TERMINOLOGY  
Effective Number of Bits (ENOB)  
Linearity Error or Integral Nonlinearity Error (INL)  
ENOB is a measurement of the resolution with a sine wave  
input. It is related to SINAD by the following formula and is  
expressed in bits as follows:  
Linearity error refers to the deviation of each individual code  
from a line drawn from negative full scale through positive full  
scale. The point used as negative full scale occurs ½ LSB before  
the first code transition. Positive full scale is defined as a level  
1½ LSB beyond the last code transition. The deviation is  
measured from the middle of each code to the true straight line.  
ENOB = (SINADdB − 1.76)/6.02  
Total Harmonic Distortion (THD)  
THD is the ratio of the rms sum of the first five harmonic  
components to the rms value of a full-scale input signal and  
is expressed in decibels.  
Differential Nonlinearity Error (DNL)  
In an ideal ADC, code transitions are 1 LSB apart. DNL is the  
maximum deviation from this ideal value. It is often specified in  
terms of resolution for which no missing codes are guaranteed.  
Signal-to-Noise Ratio (SNR)  
SNR is the ratio of the rms value of the actual input signal to  
the rms sum of all other spectral components below the Nyquist  
frequency, excluding harmonics and dc. The value for SNR is  
expressed in decibels.  
Offset Error  
The first transition should occur at a level ½ LSB above analog  
ground (152.6 μV for the 0 V to 5 V range). The offset error is  
the deviation of the actual transition from that point.  
Signal-to-Noise and Distortion Ratio (SINAD)  
Gain Error  
SINAD is the ratio of the rms value of the actual input signal to  
the rms sum of all other spectral components below the Nyquist  
frequency, including harmonics but excluding dc. The value for  
SINAD is expressed in decibels.  
The last transition (from 111...10 to 111...11) should occur  
for an analog voltage 1½ LSB below the nominal full scale  
(4.999542 V for the 0 V to 5 V range). The gain error is the  
deviation of the actual level of the last transition from the  
ideal level after the offset has been adjusted out.  
Aperture Delay  
Aperture delay is a measure of the acquisition performance and  
is the time between the rising edge of the CNV input and when  
the input signal is held for a conversion.  
Spurious-Free Dynamic Range (SFDR)  
The difference, in decibels, between the rms amplitude of the  
input signal and the peak spurious signal.  
Transient Response  
The time required for the ADC to accurately acquire its input  
after a full-scale step function was applied.  
Rev. C | Page 12 of 24  
 
Data Sheet  
AD7942  
THEORY OF OPERATION  
IN+  
SWITCHES CONTROL  
CONTROL  
MSB  
LSB  
LSB  
SW+  
SW–  
8192C  
8192C  
4096C  
4C  
4C  
2C  
2C  
C
C
C
C
BUSY  
REF  
COMP  
LOGIC  
GND  
OUTPUT CODE  
4096C  
MSB  
CNV  
IN–  
Figure 21. ADC Simplified Schematic  
During the acquisition phase, terminals of the array tied to the  
input of the comparator are connected to GND via SW+ and  
SW−. All independent switches are connected to the analog  
inputs. Thus, the capacitor arrays are used as sampling  
CIRCUIT INFORMATION  
The AD7942 is a fast, low power, single-supply, precise 14-bit  
ADC using successive approximation architecture.  
The AD7942 is capable of converting 250,000 samples per  
second (250 kSPS) and powers down between conversions.  
When operating at 100 SPS, for example, it consumes typically  
1.25 μW with a 2.5 V power supply, which is ideal for battery-  
powered applications.  
capacitors and acquire the analog signal on the IN+ and IN−  
inputs. When the acquisition phase is complete and the CNV  
input goes high, a conversion phase is initiated. When the  
conversion phase starts, SW+ and SW− are opened first. The  
two capacitor arrays are then disconnected from the inputs and  
connected to the GND input. Therefore, the differential voltage  
between the inputs (IN+ and IN−) captured at the end of the  
acquisition phase, is applied to the comparator inputs, causing  
the comparator to become unbalanced. By switching each  
element of the capacitor array between GND and REF, the  
comparator input varies by binary weighted voltage steps  
(VREF/2, VREF/4 ... VREF/16,384). The control logic toggles these  
switches, starting with the MSB, to bring the comparator back  
into a balanced condition. After the completion of this process,  
the part returns to the acquisition phase and the control logic  
generates the ADC output code and a busy signal indicator.  
The AD7942 provides the user with an on-chip track-and-hold  
and does not exhibit any pipeline delay or latency, making it  
ideal for multiple, multiplexed channel applications.  
The AD7942 is specified from 2.3 V to 5.5 V and can be inter-  
faced to a 1.8 V, 2.5 V, 3.3 V, or 5 V digital logic. It is housed in  
a 10-lead MSOP or a tiny 10-lead LFCSP that is space saving,  
yet allows flexible configurations. It is pin-for-pin-compatible  
with the 16-bit ADC AD7685.  
CONVERTER OPERATION  
The AD7942 is a successive approximation ADC based on a  
charge redistribution DAC. Figure 21 shows the simplified  
schematic of the ADC. The capacitive DAC consists of two  
identical arrays of 14 binary weighted capacitors, which are  
connected to the two comparator inputs.  
Because the AD7942 has an on-board conversion clock, the  
serial clock is not required for the conversion process.  
Rev. C | Page 13 of 24  
 
 
 
 
AD7942  
Data Sheet  
(NOTE 1)  
REF  
5V  
10µF  
(NOTE 2)  
100nF  
100nF  
1.8V TO VDD  
REF  
VDD  
VIO  
SDI  
33  
IN+  
IN–  
0V TO V  
REF  
SCK  
SDO  
CNV  
3- OR 4-WIRE INTERFACE (NOTE 5)  
2.7nF  
AD7942  
(NOTE 3)  
(NOTE 4)  
GND  
NOTE 1: SEE THE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION.  
NOTE 2: C IS USUALLY A 10µF CERAMIC CAPACITOR (X5R).  
REF  
NOTE 3: SEE DRIVER AMPLIFIER CHOICE SECTION.  
NOTE 4: OPTIONAL FILTER. SEE ANALOG INPUT SECTION.  
NOTE 5: SEE DIGITAL INTERFACE FOR MOST CONVENIENT INTERFACE MODE.  
Figure 22. Typical Application Diagram  
TYPICAL CONNECTION DIAGRAM  
Transfer Functions  
Figure 22 shows an example of the recommended connection  
diagram for the AD7942 when multiple supplies are available.  
The ideal transfer characteristic for the AD7942 is shown in  
Figure 23 and Table 7.  
Analog Input  
Figure 24 shows an equivalent circuit of the input structure of  
the AD7942.  
111...111  
111...110  
111...101  
The two diodes, D1 and D2, provide ESD protection for the  
analog inputs, IN+ and IN−. Care must be taken to ensure that  
the analog input signal never exceeds the supply rails by more  
than 0.3 V because this causes these diodes to become forward-  
biased and to start conducting current. However, these diodes  
can handle a forward-biased current of 130 mA maximum. For  
instance, these conditions could eventually occur when the  
input buffer (U1) supplies are different from VDD. In such a  
case, an input buffer with a short-circuit current limitation can  
be used to protect the part.  
000...010  
000...001  
000...000  
–FS  
–FS + 1 LSB  
+
FS – 1 LSB  
–FS + 0.5 LSB  
+FS – 1.5 LSB  
ANALOG INPUT  
VDD  
Figure 23. ADC Ideal Transfer Function  
D1  
D2  
C
IN  
R
IN  
IN+  
OR IN–  
Table 7. Output Codes and Ideal Input Voltages  
C
PIN  
Analog Input Digital Output Code  
GND  
Description  
VREF = 5 V  
Hexadecimal  
0x3FFF1  
0x2001  
0x2000  
0x1FFF  
FSR – 1 LSB  
4.999695 V  
Figure 24. Equivalent Analog Input Circuit  
Midscale + 1 LSB 2.500305 V  
Midscale 2.5 V  
Midscale – 1 LSB 2.499695 V  
This analog input structure allows the sampling of the diffe-  
rential signal between IN+ and IN−. By using this differential  
input, small signals common to both inputs are rejected, as  
shown in Figure 25, which represents the typical CMRR over  
frequency. For instance, by using IN− to sense a remote signal  
ground, ground potential differences between the sensor and  
the local ADC ground are eliminated.  
–FSR + 1 LSB  
–FSR  
305.2 μV  
0 V  
0x0001  
0x00002  
1 This is also the code for an overranged analog input (VIN+ – VIN− > VREF – VGND).  
2 This is also the code for an underranged analog input (VIN+ – VIN− < VGND).  
Rev. C | Page 14 of 24  
 
 
 
 
 
 
 
Data Sheet  
AD7942  
80  
Driver Amplifier Choice  
VDD = 5V  
Although the AD7942 is easy to drive, the driver amplifier  
needs to meet the following requirements:  
70  
60  
50  
The noise generated by the driver amplifier needs to be  
kept as low as possible to preserve the SNR and transition  
noise performance of the AD7942. Note that the AD7942  
produces much less noise than most other 14-bit ADCs  
and therefore can be driven by a noisier op amp while  
preserving the same or better system performance. The  
noise coming from the driver is filtered by the AD7942  
analog input circuit, 1-pole, low-pass filter made by RIN  
and CIN or by the external filter, if one is used.  
40  
1
10  
100  
1000  
10000  
FREQUENCY (kHz)  
For ac applications, the driver needs to have a THD  
performance suitable to that of the AD7942. Figure 14  
gives the THD vs. frequency that the driver should exceed.  
Figure 25. Analog Input CMRR vs. Frequency  
During the acquisition phase, the impedance of the analog  
input, IN+, can be modeled as a parallel combination of the  
Capacitor CPIN and the network formed by the series connection  
of RIN and CIN. CPIN is primarily the pin capacitance. RIN is typi-  
cally 3 kΩ and is a lumped component made up of some serial  
resistors and the on resistance of the switches. CIN is typically  
30 pF and is mainly the ADC sampling capacitor. During the  
conversion phase, when the switches are opened, the input imped-  
ance is limited to CPIN. RIN and CIN make a 1-pole, low-pass filter  
that reduces undesirable aliasing effects and limits the noise.  
For multichannel multiplexed applications, the driver  
amplifier and the AD7942 analog input circuit must be  
able to settle for a full-scale step of the capacitor array at a  
14-bit level (0.006%). In the amplifier data sheet, settling at  
0.1% to 0.01% is more commonly specified. This could  
differ significantly from the settling time at a 14-bit level  
and should be verified prior to driver selection.  
Table 8. Recommended Driver Amplifiers  
Amplifier  
ADA4841  
AD8021  
AD8022  
OP184  
AD8605, AD8615  
AD8519  
AD8031  
Typical Application  
When the source impedance of the driving circuit is low, the  
AD7942 can be driven directly. Large source impedances sig-  
nificantly affect the ac performance, especially total harmonic  
distortion (THD). The dc performances are less sensitive to the  
input impedance. The maximum source impedance depends on  
the amount of THD that can be tolerated. The THD degrades as  
a function of the source impedance and the maximum input  
frequency, as shown in Figure 26.  
Very low noise, small, and low power  
Very low noise and high frequency  
Low noise and high frequency  
Low power, low noise, and low frequency  
5 V single supply, low power  
Small, low power, and low frequency  
High frequency and low power  
–70  
Voltage Reference Input  
–75  
–80  
–85  
The AD7942 voltage reference input, REF, has a dynamic input  
impedance and should therefore be driven by a low impedance  
source with efficient decoupling between the REF and GND  
pins, as explained in the Layout section.  
R
= 1k  
S
–90  
–95  
R
= 500Ω  
S
When REF is driven by a very low impedance source (for example,  
a reference buffer using the AD8031 or the AD8605), a 10 μF  
(X5R, 0805 size) ceramic chip capacitor is appropriate for  
optimum performance.  
R
R
= 250Ω  
= 100Ω  
S
S
–100  
–105  
–110  
–115  
R
R
= 50Ω  
= 15Ω  
S
S
If an unbuffered reference voltage is used, the decoupling value  
depends on the reference used. For instance, a 22 μF (X5R,  
1206 size) ceramic chip capacitor is appropriate for optimum  
performance, using a low temperature drift ADR43x reference.  
0
25  
50  
75  
100  
FREQUENCY (kHz)  
Figure 26. THD vs. Analog Input Frequency and Source Resistance  
If desired, smaller reference decoupling capacitor values  
≥ 2.2 μF can be used with a minimal impact on performance,  
especially on DNL.  
Rev. C | Page 15 of 24  
 
 
AD7942  
Data Sheet  
Power Supply  
A reference voltage with enough current output capability,  
such as the ADR43x, or  
The AD7942 is specified over a wide operating range from  
2.3 V to 5.5 V. It has, unlike other low voltage converters, a  
noise low enough to design a low supply (2.5 V) 14-bit resolu-  
tion system with respectable performance. It uses two power  
supply pins: a core supply, VDD, and a digital input/output  
interface supply, VIO. VIO allows direct interface with any  
logic between 1.8 V and VDD. To reduce the supplies needed,  
the VIO and VDD can be tied together. The AD7942 is indepen-  
dent of power supply sequencing between VIO and VDD.  
Additionally, it is insensitive to power supply variations over  
a wide frequency range, as shown in Figure 27.  
A reference buffer, such as the AD8031, that can also filter  
the system power supply (see Figure 29).  
5V  
5V  
10Ω  
5V 10kΩ  
1µF  
AD8031 10µF  
1µF  
(NOTE 1)  
REF  
VDD  
VIO  
AD7942  
90  
VDD = 5V  
85  
NOTE 1: OPTIONAL REFERENCE BUFFER AND FILTER.  
Figure 29. Example of Application Circuit  
80  
75  
70  
65  
60  
55  
DIGITAL INTERFACE  
Although the AD7942 has a reduced number of pins, it offers  
flexibility in its serial interface modes.  
CS  
When in  
mode, the AD7942 is compatible with SPI, QSPI,  
digital hosts, and DSPs (for example, Blackfin® ADSP-BF53x or  
ADSP-219x). A 3-wire interface using the CNV, SCK, and SDO  
signals minimizes wiring connections, which is useful, for  
instance, in isolated applications. A 4-wire interface using the  
SDI, CNV, SCK, and SDO signals allows CNV, which initiates  
conversions, to be independent of the readback timing (SDI).  
This is useful in low jitter sampling or simultaneous sampling  
applications.  
10  
100  
1000  
10000  
FREQUENCY (kHz)  
Figure 27. PSRR vs. Frequency  
The AD7942 powers down automatically at the end of each  
conversion phase and, therefore, the power scales linearly with  
the sampling rate, as shown in Figure 28. This makes the part  
ideal for low sampling rates (even rates of a few hertz) and low  
battery-powered applications.  
When in chain mode, the AD7942 provides a daisy-chain  
feature using the SDI input for cascading multiple ADCs on  
a single data line similar to a shift register.  
0
The mode in which the part operates depends on the SDI level  
CS  
when the CNV rising edge occurs. The  
mode is selected if  
1000  
SDI is high and the chain mode is selected if SDI is low. The  
SDI hold time is such that when SDI and CNV are connected  
together, the chain mode is always selected.  
VDD = 5V  
VDD = 2.5V  
10  
0.1  
In either mode, the AD7942 offers the flexibility to optionally  
force a start bit in front of the data bits. This start bit can be  
used as a busy signal indicator to interrupt the digital host and  
trigger the data reading. Otherwise, without a busy indicator,  
the user must time out the maximum conversion time prior  
to readback.  
VIO  
0.001  
The busy indicator feature is enabled as follows:  
10  
100  
1000  
10000  
100000  
1000000  
SAMPLING RATE (SPS)  
CS  
mode, if CNV or SDI is low when the ADC  
conversion ends (see Figure 33 and Figure 37).  
In the  
Figure 28. Operating Current vs. Sampling Rate  
Supplying the ADC from the Reference  
In the chain mode, if SCK is high during the CNV rising  
edge (see Figure 41).  
For simplified applications, the AD7942, with its low operating  
current, can be supplied directly using the reference circuit, as  
shown in Figure 29. The reference line can be driven by either  
The system power supply directly,  
Rev. C | Page 16 of 24  
 
 
 
 
Data Sheet  
AD7942  
minimum conversion time and held high until the maximum  
conversion time to avoid generating the busy signal indicator.  
When the conversion is complete the AD7942 enters the acqui-  
sition phase and powers down. When CNV goes low, the MSB  
is output onto SDO. The remaining data bits are then clocked  
by subsequent SCK falling edges. The data is valid on both SCK  
edges. Although the rising edge can be used to capture the data,  
a digital host also using the SCK falling edge allows a faster  
reading rate provided it has an acceptable hold time. After the  
14th SCK falling edge or when CNV goes high, whichever is  
earlier, SDO returns to high impedance.  
CS  
Mode 3-Wire Without Busy Indicator  
This mode is most often used when a single AD7942 is  
connected to an SPI-compatible digital host. The connection  
diagram is shown in Figure 30 and the corresponding timing  
diagram is shown in Figure 31.  
With SDI tied to VIO, a rising edge on CNV initiates a conver-  
sion, selects the  
When a conversion is initiated, it continues to completion irres-  
pective of the state of CNV. For instance, it is useful to bring  
CNV low to select other SPI devices, such as analog  
CS  
mode, and forces SDO to high impedance.  
multiplexers. However, CNV must be returned high before the  
CONVERT  
DIGITAL HOST  
DATA IN  
CNV  
VIO  
SDI  
SDO  
AD7942  
SCK  
CLK  
CS  
Figure 30. Mode 3-Wire Without Busy Indicator  
Connection Diagram (SDI High)  
SDI = 1  
CNV  
tCYC  
tCNVH  
tCONV  
tACQ  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSCK  
tSCKL  
SCK  
1
2
3
12  
tSCKH  
13  
14  
tHSDO  
tDSDO  
D11  
tEN  
tDIS  
SDO  
D13  
D12  
D1  
D0  
CS  
Figure 31. Mode 3-Wire Without Busy Indicator, Serial Interface Timing (SDI High)  
Rev. C | Page 17 of 24  
 
 
AD7942  
Data Sheet  
low until the maximum conversion time to guarantee the  
CS  
Mode 3-Wire with Busy Indicator  
generation of the busy signal indicator. When the conversion  
is complete, SDO goes from high impedance to low impedance.  
With a pull-up on the SDO line, this transition can be used as  
an interrupt signal to initiate the data reading controlled by the  
digital host. The AD7942 then enters the acquisition phase and  
powers down. The data bits are then clocked out, MSB first, by  
subsequent SCK falling edges. The data is valid on both SCK  
edges. Although the rising edge can be used to capture the data,  
a digital host also using the SCK falling edge allows a faster  
reading rate provided it has an acceptable hold time. After  
the optional 15th SCK falling edge or when CNV goes high,  
whichever is earlier, SDO returns to high impedance.  
This mode is most often used when a single AD7942 is  
connected to an SPI-compatible digital host with an interrupt  
input. The connection diagram is shown in Figure 32 and the  
corresponding timing diagram is shown in Figure 33.  
With SDI tied to VIO, a rising edge on CNV initiates a conver-  
CS  
sion, selects the  
mode, and forces SDO to high impedance.  
SDO is maintained in high impedance until the completion of  
the conversion irrespective of the state of CNV. Prior to the  
minimum conversion time, CNV can be used to select other  
SPI devices, such as analog multiplexers. However, CNV must  
be returned low before the minimum conversion time and held  
CONVERT  
VIO  
47kΩ  
DIGITAL HOST  
CNV  
VIO  
SDI  
SDO  
DATA IN  
IRQ  
AD7942  
SCK  
CLK  
CS  
Figure 32. Mode 3-Wire with Busy Indicator  
Connection Diagram (SDI High)  
SDI = 1  
CNV  
tCYC  
tCNVH  
tACQ  
tCONV  
CONVERSION  
ACQUISITION  
ACQUISITION  
tSCK  
tSCKL  
SCK  
SDO  
1
2
3
13  
14  
15  
tHSDO  
tDSDO  
tSCKH  
tDIS  
D13  
D12  
D1  
D0  
CS  
Figure 33. Mode 3-Wire with Busy Indicator, Serial Interface Timing (SDI High)  
Rev. C | Page 18 of 24  
 
 
Data Sheet  
AD7942  
enters the acquisition phase and powers down. Each ADC result  
can be read by bringing its SDI input low, which consequently  
outputs the MSB onto SDO. The remaining data bits are then  
clocked by subsequent SCK driving edges. The data is valid on  
both SCK edges. Although the nondriving edge can be used to  
capture the data, a digital host also using the SCK falling edge  
allows a faster reading rate, provided it has an acceptable hold  
time. After the 14th SCK falling edge or when SDI goes high,  
whichever is earlier, SDO returns to high impedance and  
another AD7942 can be read.  
CS  
Mode 4-Wire Without Busy Indicator  
This mode is most often used when multiple AD7942s are  
connected to an SPI-compatible digital host. A connection  
diagram using two AD7942s is shown in Figure 34 and the  
corresponding timing diagram is given in Figure 35.  
With SDI high, a rising edge on CNV initiates a conversion,  
selects the  
CS  
mode, and forces SDO to high impedance. In this  
mode, CNV must be held high during the conversion phase and  
the subsequent data readback (if SDI and CNV are low, SDO is  
driven low). Prior to the minimum conversion time, SDI can be  
used to select other SPI devices, such as analog multiplexers.  
However, SDI must be returned high before the minimum  
conversion time elapses and held high until the maximum  
conversion time is completed to avoid generating the busy  
signal indicator. When the conversion is complete, the AD7942  
If multiple AD7942s are selected at the same time, the SDO  
output pin handles this contention without damage or induced  
latch-up. Meanwhile, it is recommended to keep this contention  
as short as possible to limit extra power dissipation.  
CS2  
CS1  
CONVERT  
DIGITAL HOST  
CNV  
CNV  
SDI  
SDO  
SDI  
SDO  
AD7942  
AD7942  
SCK  
SCK  
DATA IN  
CLK  
CS  
Figure 34. Mode 4-Wire Without Busy Indicator Connection Diagram  
tCYC  
CNV  
tACQ  
tCONV  
ACQUISITION  
tSSDICNV  
CONVERSION  
ACQUISITION  
SDI (CS1)  
tHSDICNV  
SDI (CS2)  
tSCK  
tSCKL  
SCK  
SDO  
1
2
3
12  
13  
14  
15  
16  
26  
27  
28  
tHSDO  
tSCKH  
tDSDO  
D11  
tDIS  
tEN  
D13  
D12  
D1  
D0  
D13  
D12  
D1  
D0  
CS  
Figure 35. Mode 4-Wire Without Busy Indicator, Serial Interface Timing  
Rev. C | Page 19 of 24  
 
 
AD7942  
Data Sheet  
but SDI must be returned low before the minimum conversion  
time elapses and held low until the maximum conversion time  
is completed to guarantee the generation of the busy signal  
indicator. When the conversion is complete, SDO goes from  
high impedance to low. With a pull-up on the SDO line this  
transition can be used as an interrupt signal to initiate the data  
readback controlled by the digital host. The AD7942 then enters  
the acquisition phase and powers down. The data bits are then  
clocked out, MSB first, by subsequent SCK driving edges. The  
data is valid on both SCK edges. Although the rising edge can  
be used to capture the data, a digital host also using the SCK  
falling edge allows a faster reading rate, provided it has an  
acceptable hold time. After the optional 15th SCK falling edge  
or SDI going high, whichever is earlier, the SDO returns to high  
impedance.  
CS  
Mode 4-Wire with Busy Indicator  
This mode is most often used when a single AD7942 is  
connected to an SPI-compatible digital host with an interrupt  
input and to keep CNV (which is used to sample the analog  
input) independent of the signal used to select the data reading.  
This requirement is particularly important in applications where  
low jitter on CNV is desired. The connection diagram is shown  
in Figure 36 and the corresponding timing diagram is given in  
Figure 37.  
With SDI high, a rising edge on CNV initiates a conversion,  
selects the  
mode, CNV must be held high during the conversion phase and  
the subsequent data readback (if SDI and CNV are low, SDO is  
driven low). Prior to the minimum conversion time, SDI can be  
used to select other SPI devices, such as analog multiplexers,  
CS  
mode, and forces SDO to high impedance. In this  
CS1  
CONVERT  
VIO  
47Ω  
DIGITAL HOST  
DATA IN  
IRQ  
CNV  
SDI  
SDO  
AD7942  
SCK  
CLK  
CS  
Figure 36. Mode 4-Wire with Busy Indicator Connection Diagram  
tCYC  
CNV  
tACQ  
tCONV  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSSDICNV  
SDI  
tSCK  
tHSDICNV  
tSCKL  
SCK  
SDO  
1
2
3
13  
tSCKH  
14  
15  
tHSDO  
tDSDO  
tDIS  
tEN  
D13  
D12  
D1  
D0  
CS  
Figure 37. Mode 4-Wire with Busy Indicator, Serial Interface Timing  
Rev. C | Page 20 of 24  
 
 
Data Sheet  
AD7942  
and powers down. The remaining data bits stored in the inter-  
nal shift register are then clocked by subsequent SCK falling  
edges. For each ADC, SDI feeds the input of the internal shift  
register and is clocked by the SCK falling edge. Each ADC in  
the chain outputs its data MSB first and 14 × N clocks are  
required to readback the N ADCs. The data is valid on both  
SCK edges. Although the rising edge can be used to capture  
the data, a digital host also using the SCK falling edge allows  
a faster reading rate and consequently more AD7942s in the  
chain, provided the digital host has an acceptable hold time.  
The maximum conversion rate may be reduced due to the total  
readback time. For instance, with a 5 ns digital host setup time  
and 3 V interface, up to eight AD7942s running at a conversion  
rate of 220 kSPS can be daisy-chained on a 3-wire port.  
Chain Mode Without Busy Indicator  
This mode can be used to daisy-chain multiple AD7942s on  
a 3-wire serial interface. This feature is useful for reducing  
component count and wiring connections, for example, in  
isolated multiconverter applications or for systems with a  
limited interfacing capacity. Data readback is analogous to  
clocking a shift register. A connection diagram example using  
two AD7942s is shown in Figure 38 and the corresponding  
timing diagram is given in Figure 39.  
When SDI and CNV are low, SDO is driven low. With SCK  
low, a rising edge on CNV initiates a conversion, selects the  
chain mode, and disables the busy indicator. In this mode, CNV  
is held high during the conversion phase and the subsequent  
data readback. When the conversion is complete, the MSB is  
output onto SDO and the AD7942 enters the acquisition phase  
CONVERT  
CNV  
CNV  
DIGITAL HOST  
AD7942  
AD7942  
SDI  
SDO  
SDI  
SDO  
DATA IN  
A
B
SCK  
SCK  
CLK  
Figure 38. Chain Mode Without Busy Indicator Connection Diagram  
SDI = 0  
A
tCYC  
CNV  
tACQ  
t
CONV  
ACQUISITION  
CONVERSION  
tSSCKCNV  
ACQUISITION  
tSCK  
tSCKL  
SCK  
1
A
B
2
3
A
B
12  
13  
14  
15  
16  
26  
27  
28  
tHSCKCNV  
tSSDISCK  
tSCKH  
tHSDISCK  
tEN  
D
D
13  
D
12  
D
D
11  
11  
D
1
1
D
0
SDO = SDI  
A
A
A
A
B
tHSDO  
tDSDO  
13  
D
12  
D
B
D
0
D
13  
D
12  
A
D
1
D 0  
A
SDO  
B
B
A
A
B
Figure 39. Chain Mode Without Busy Indicator, Serial Interface Timing  
Rev. C | Page 21 of 24  
 
 
AD7942  
Data Sheet  
can be used as a busy indicator to trigger the data readback  
Chain Mode with Busy Indicator  
controlled by the digital host. The AD7942 then enters the  
acquisition phase and powers down. The data bits stored in the  
internal shift register are then clocked out, MSB first, by subsequent  
SCK falling edges. For each ADC, SDI feeds the input of the  
internal shift register and is clocked by the SCK falling edge.  
Each ADC in the chain outputs its data MSB first, and 14 × N + 1  
clocks are required to readback the N ADCs. Although the  
rising edge can be used to capture the data, a digital host also  
using the SCK falling edge allows a faster reading rate and  
consequently more AD7942s in the chain, provided the digital  
host has an acceptable hold time. For instance, with a 5 ns digital  
host setup time and a 3 V interface, up to eight AD7942s  
running at a conversion rate of 220 kSPS can be daisy-chained  
to a single 3-wire port.  
This mode can also be used to daisy-chain multiple AD7942s  
on a 3-wire serial interface while providing a busy indicator.  
This feature is useful for reducing component count and wiring  
connections, for example, in isolated multiconverter applica-  
tions or for systems with a limited interfacing capacity. Data  
readback is analogous to clocking a shift register. A connection  
diagram example using three AD7942s is shown in Figure 40  
and the corresponding timing diagram is given in Figure 41.  
When SDI and CNV are low, SDO is driven low. With SCK  
high, a rising edge on CNV initiates a conversion, selects the  
chain mode, and enables the busy indicator feature. In this  
mode, CNV is held high during the conversion phase and the  
subsequent data readback. When all ADCs in the chain have  
completed their conversions, SDO in the near end ADC  
(ADC C in Figure 40) is driven high. This transition on SDO  
CONVERT  
CNV  
CNV  
CNV  
DIGITAL HOST  
DATA IN  
AD7942  
AD7942  
AD7942  
SDI  
SDO  
SDI  
SDO  
SDI  
SDO  
A
B
C
IRQ  
SCK  
SCK  
SCK  
CLK  
Figure 40. Chain Mode with Busy Indicator Connection Diagram  
tCYC  
CNV = SDI  
A
tCONV  
tACQ  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSCK  
tSSCKCNV  
tSCKH  
SCK  
1
2
3
A
4
13  
14  
15  
16  
17  
27  
28  
29  
31  
35  
41  
42  
43  
tHSCKCNV  
tSSDISCK  
tDSDOSDI  
tSCKL  
tHSDISCK  
tEN  
SDO = SDI  
D
13  
D
12  
D
11  
D
A
1
D 0  
A
A
B
A
A
tHSDO  
tDSDO  
tDSDOSDI  
SDO = SDI  
B
D
13  
D
D
12  
D
11  
B
D
D
1
D
0
D
13  
D
12  
D 1  
A
D 0  
A
C
B
B
B
B
A
A
tDSDOSDI  
tDSDOSDI  
SDO  
D
13  
12  
D
11  
1
D
0
D
13  
D
12  
D
1
D
0
D
13  
D
12  
D
1
D 0  
A
C
C
C
C
C
C
B
B
B
B
A
A
A
Figure 41. Chain Mode with Busy Indicator, Serial Interface Timing  
Rev. C | Page 22 of 24  
 
 
Data Sheet  
AD7942  
APPLICATION HINTS  
LAYOUT  
Design the PCB that houses the AD7942 so that the analog and  
digital sections are separated and confined to certain areas of  
the board. The pinout of the AD7942, with all its analog signals  
on the left side and all its digital signals on the right side, eases  
this task.  
Avoid running digital lines under the device because these  
couple noise onto the die, unless a ground plane under the  
AD7942 is used as a shield. Fast switching signals, such as  
CNV or clocks, should never run near analog signal paths.  
Avoid crossover of digital and analog signals.  
At least one ground plane should be used. It can be common or  
split between the digital and analog sections. In the case of being  
split, the ground plane should be joined underneath the AD7942.  
Figure 42. Layout Example (Top Layer)  
The AD7942 voltage reference input, REF, has a dynamic input  
impedance and should be decoupled with minimal parasitic  
inductances. This is accomplished by placing the reference  
decoupling ceramic capacitor close to, and ideally right up  
against, the REF and GND pins. Connect these pins with wide,  
low impedance traces.  
Finally, decouple the power supply of the AD7942, VDD and  
VIO, with ceramic capacitors, typically 100 nF, placed close to  
the AD7942. Connect the capacitors using short and large  
traces to provide low impedance paths and to reduce the effect  
of glitches on the power supply lines. An example of layout  
following these rules is shown in Figure 42 and Figure 43.  
EVALUATING THE PERFORMANCE OF AD7942  
Figure 43. Layout Example (Bottom Layer)  
Other recommended layouts for the AD7942 are outlined in  
the evaluation board for the AD7942 (EVAL-AD7942SDZ). The  
evaluation board package includes a fully assembled and tested  
evaluation board, documentation, and software for controlling  
the board from a PC via the EVAL-SDP-CB1Z.  
Rev. C | Page 23 of 24  
 
 
 
 
 
AD7942  
Data Sheet  
OUTLINE DIMENSIONS  
3.10  
3.00  
2.90  
6
10  
5.15  
4.90  
4.65  
3.10  
3.00  
2.90  
1
5
PIN 1  
0.50 BSC  
0.95  
0.85  
0.75  
1.10 MAX  
0.80  
0.60  
0.40  
8°  
0°  
0.15  
0.05  
0.33  
0.17  
SEATING  
PLANE  
0.23  
0.08  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-187-BA  
Figure 44. 10-Lead Mini Small Outline Package [MSOP]  
(RM-10)  
Dimensions shown in millimeters  
0.30  
0.23  
0.18  
3.00  
BSC SQ  
0.50 BSC  
10  
6
5
PIN 1 INDEX  
1.74  
1.64  
1.49  
*
EXPOSED  
PAD  
AREA  
(BOTTOM VIEW)  
0.50  
0.40  
0.30  
1
PIN 1  
INDICATOR  
(R 0.20)  
TOP VIEW  
2.48  
2.38  
2.23  
0.80 MAX  
0.55 NOM  
0.80  
0.75  
0.70  
0.05 MAX  
0.02 NOM  
*
PADDLE CONNECTED TO GND.  
THIS CONNECTION IS NOT  
REQUIRED TO MEET THE  
SEATING  
PLANE  
ELECTRICAL PERFORMANCES.  
0.20 REF  
Figure 45. 10-Lead Lead Frame Chip Scale Package [LFCSP_WD]  
3 mm × 3 mm Body, Very, Very Thin, Dual Lead  
(CP-10-9)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model1, 2, 3  
AD7942BRMZ  
AD7942BRMZ-RL7  
AD7942BCPZRL  
AD7942BCPZRL7  
EVAL-AD7942SDZ  
EVAL-SDP-CB1Z  
Temperature Range  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
Package Description  
10-Lead MSOP  
10-Lead MSOP  
10-Lead LFCSP_WD  
10-Lead LFCSP_WD  
Evaluation Board  
Controller Board  
Ordering Quantity  
Tube, 50  
Reel, 1,000  
Reel, 5,000  
Reel, 1,500  
Package Option  
Branding  
C4S  
C4S  
C4S  
C4S  
RM-10  
RM-10  
CP-10-9  
CP-10-9  
1 Z = RoHS Compliant Part.  
2 The EVAL-AD7942SDZ can be used as a standalone evaluation board or in conjunction with the EVAL-SDP-CB1Z for evaluation/demonstration purposes.  
3 The EVAL-SDP-CB1Z allows a PC to control and communicate with all Analog Devices evaluation boards ending in the SD designator.  
©2005–2014 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D04657-0-6/14(C)  
Rev. C | Page 24 of 24  
 
 
 

相关型号:

AD7943

+3.3 V/+5 V Multiplying 12-Bit DACs
ADI

AD7943AN-B

+3.3 V/+5 V Multiplying 12-Bit DACs
ADI

AD7943ANZ-B

SERIAL INPUT LOADING, 5 us SETTLING TIME, 12-BIT DAC, PDIP16, PLASTIC, DIP-16
ROCHESTER

AD7943ARS-B

+3.3 V/+5 V Multiplying 12-Bit DACs
ADI

AD7943ARS-B

SERIAL INPUT LOADING, 5 us SETTLING TIME, 12-BIT DAC, PDSO20, SSOP-20
ROCHESTER

AD7943ARS-BREEL

IC SERIAL INPUT LOADING, 5 us SETTLING TIME, 12-BIT DAC, PDSO20, SSOP-20, Digital to Analog Converter
ADI

AD7943ARSZ-B

+3.3 V/+5 V Multiplying 12-Bit DAC With a Serial Interface
ADI

AD7943ARSZ-B

SERIAL INPUT LOADING, 5 us SETTLING TIME, 12-BIT DAC, PDSO20, SSOP-20
ROCHESTER

AD7943BN

+3.3 V/+5 V Multiplying 12-Bit DACs
ADI

AD7943BN

SERIAL INPUT LOADING, 0.6us SETTLING TIME, 12-BIT DAC, PDIP16, PLASTIC, DIP-16
ROCHESTER

AD7943BNZ

3.3 V/5 V Multiplying 12-Bit DACs
ADI

AD7943BNZ

SERIAL INPUT LOADING, 0.6 us SETTLING TIME, 12-BIT DAC, PDIP16, PLASTIC, DIP-16
ROCHESTER