AD7691BCPZRL7 [ADI]

250 kSPS PulSAR Differential ADC in MSOP/LFCSP;
AD7691BCPZRL7
型号: AD7691BCPZRL7
厂家: ADI    ADI
描述:

250 kSPS PulSAR Differential ADC in MSOP/LFCSP

转换器
文件: 总29页 (文件大小:921K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
18-Bit, 1.5 LSB INL, 250 kSPS PulSAR  
Differential ADC in MSOP/LFCSP  
Data Sheet  
AD7691  
FEATURES  
APPLICATION DIAGRAM  
+0.5V TO VDD  
+2.5V TO +5V  
18-bit resolution with no missing codes  
Throughput: 250 kSPS  
INL: 0.75 LSB typical, 1.5 LSB maximum ( 6 ppm of FSR)  
Dynamic range: 102 dB typical at 250 kSPS  
Oversampled dynamic range: 125 dB at1 kSPS  
Noise-free code resolution: 20 bits at 1 kSPS  
Effective resolution: 22.7 bits at 1 kSPS  
SINAD: 101.5 dB typical at 1 kHz  
VIO  
SDI  
+1.8V TO VDD  
REF VDD  
IN+  
IN–  
3- OR 4-WIRE  
SCK  
SDO  
CNV  
INTERFACE  
±10V, ±5V, ...  
(SPI, DAISY CHAIN, CS)  
GND  
ADA4941  
AD7691  
THD: −125 dB typical at 1 kHz  
Figure 2.  
True differential analog input range: VREF  
0 V to VREF with VREF up to VDD on both inputs  
No pipeline delay  
Table 1. MSOP, LFCSP/SOT-23 14-/16-/18-Bit PulSAR® ADC  
Single-supply 2.3 V to 5 V operation with  
1.8 V/2.5 V/3 V/5 V logic interface  
Proprietary serial interface  
SPI/QSPI/MICROWIRE™/DSP compatible  
Ability to daisy-chain multiple ADCs  
Optional busy indicator feature  
Power dissipation  
1.35 mW at 2.5 V/100 kSPS, 4 mW at 5 V/100 kSPS  
1.4 µW at 2.5 V/100 SPS  
100  
kSPS  
250  
kSPS  
400 kSPS to ≥1000  
500 kSPS kSPS  
ADC  
Driver  
Type  
18-Bit True  
Differential  
AD7691 AD7690  
AD7982 ADA4941-1  
AD7984 ADA4841-2  
16-Bit True  
Differential  
AD7684 AD7687 AD7688  
AD7693  
ADA4941-1  
ADA4841-2  
16-Bit  
Pseudo  
Differential  
AD7680 AD7685 AD7686  
AD7683 AD7694  
AD7980 ADA4841-1  
14-Bit  
Pseudo  
Differential  
AD7940 AD7942 AD7946  
ADA4841-1  
Standby current: 1 nA  
10-lead packages: MSOP (MSOP-8 size) and  
3 mm × 3 mm LFCSP (SOT-23 size)  
Pin-for-pin compatible with the18-bit AD7690 and  
16-bit AD7693, AD7688, and AD7687  
GENERAL DESCRIPTION  
The AD76911 is an 18-bit, charge redistribution, successive  
approximation, analog-to-digital converter (ADC) that operates  
from a single power supply, VDD, between 2.3 V and 5 V. It  
contains a low power, high speed, 18-bit sampling ADC with no  
missing codes, an internal conversion clock, and a versatile  
serial interface port. On the CNV rising edge, it samples the  
voltage difference between the IN+ and IN− pins. The voltages  
on these pins swing in opposite phases between 0 V and REF.  
The reference voltage, REF, is applied externally and can be set  
up to the supply voltage.  
APPLICATIONS  
Battery-powered equipment  
Data acquisitions  
Seismic data acquisition systems  
Instrumentation  
Medical instruments  
1.5  
POSITIVE INL = 0.43LSB  
NEGATIVE INL = –0.62LSB  
1.0  
0.5  
The parts power scales linearly with throughput.  
The SPI-compatible serial interface also features the ability,  
using the SDI input, to daisy-chain several ADCs on a single  
3-wire bus and provides an optional busy indicator. It is compatible  
with 1.8 V, 2.5 V, 3 V, or 5 V logic, using the separate VIO supply.  
0
–0.5  
–1.0  
–1.5  
The AD7691 is housed in a 10-lead MSOP or a 10-lead LFCSP  
with operation specified from −40°C to +85°C.  
0
65536  
131072  
CODE  
196608  
262144  
1 Protected by U.S. Patent 6,703,961.  
Figure 1. Integral Nonlinearity vs. Code, 5 V  
Document Feedback  
Rev. E  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rights of third parties that may result from its use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks and registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700 ©2006–2015 Analog Devices, Inc. All rights reserved.  
Technical Support  
www.analog.com  
 
 
 
 
AD7691* PRODUCT PAGE QUICK LINKS  
Last Content Update: 02/23/2017  
COMPARABLE PARTS  
View a parametric search of comparable parts.  
REFERENCE MATERIALS  
Product Selection Guide  
SAR ADC & Driver Quick-Match Guide  
Technical Articles  
EVALUATION KITS  
AD7691 Evaluation Kit  
MS-1779: Nine Often Overlooked ADC Specifications  
MS-2210: Designing Power Supplies for High Speed ADC  
Tutorials  
Precision ADC PMOD Compatible Boards  
DOCUMENTATION  
Application Notes  
MT-001: Taking the Mystery out of the Infamous Formula,  
"SNR=6.02N + 1.76dB", and Why You Should Care  
AN-742: Frequency Domain Response of Switched-  
MT-002: What the Nyquist Criterion Means to Your  
Capacitor ADCs  
Sampled Data System Design  
AN-931: Understanding PulSAR ADC Support Circuitry  
AN-932: Power Supply Sequencing  
Data Sheet  
MT-031: Grounding Data Converters and Solving the  
Mystery of "AGND" and "DGND"  
MT-074: Differential Drivers for Precision ADCs  
AD7691-DSCC: Military Data Sheet  
AD7691-EP: Enhanced Product Data Sheet  
DESIGN RESOURCES  
AD7691 Material Declaration  
PCN-PDN Information  
Quality And Reliability  
Symbols and Footprints  
AD7691: 18-Bit, 1.5 LSB INL, 250 kSPS PulSAR Differential  
ADC in MSOP/LFCSP Data Sheet  
Technical Books  
The Data Conversion Handbook, 2005  
User Guides  
DISCUSSIONS  
UG-340: Evaluation Board for the 10-Lead Family 14-/16-/  
18-Bit PulSAR ADCs  
View all AD7691 EngineerZone Discussions.  
UG-682: 6-Lead SOT-23 ADC Driver for the 8-/10-Lead  
Family of 14-/16-/18-Bit PulSAR ADC Evaluation Boards  
SAMPLE AND BUY  
Visit the product page to see pricing options.  
SOFTWARE AND SYSTEMS REQUIREMENTS  
AD7691 FMC-SDP Interposer & Evaluation Board / Xilinx  
TECHNICAL SUPPORT  
Submit a technical question or find your regional support  
number.  
KC705 Reference Design  
BeMicro FPGA Project for AD7691 with Nios driver  
TOOLS AND SIMULATIONS  
AD7685 IBIS Models  
DOCUMENT FEEDBACK  
Submit feedback for this data sheet.  
REFERENCE DESIGNS  
CN0261  
This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not  
trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.  
AD7691  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Driver Amplifier Choice ........................................................... 16  
Single-to-Differential Driver .................................................... 16  
Voltage Reference Input ............................................................ 16  
Power Supply............................................................................... 17  
Supplying the ADC from the Reference.................................. 17  
Digital Interface.......................................................................... 17  
Applications....................................................................................... 1  
Application Diagram........................................................................ 1  
General Description......................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Timing Specifications .................................................................. 5  
Absolute Maximum Ratings............................................................ 7  
Thermal Resistance ...................................................................... 7  
ESD Caution.................................................................................. 7  
Pin Configurations and Function Descriptions ........................... 8  
Typical Performance Characteristics ............................................. 9  
Terminology .................................................................................... 13  
Theory of Operation ...................................................................... 14  
Circuit Information.................................................................... 14  
Converter Operation.................................................................. 14  
Typical Connection Diagram ................................................... 15  
Analog Inputs.............................................................................. 15  
CS  
CS  
CS  
CS  
Mode, 3-Wire Without Busy Indicator ............................. 18  
Mode, 3-Wire with Busy Indicator .................................... 19  
Mode, 4-Wire Without Busy Indicator ............................. 20  
Mode, 4-Wire with Busy Indicator .................................... 21  
Chain Mode Without Busy Indicator...................................... 22  
Chain Mode with Busy Indicator............................................. 23  
Application Hints ........................................................................... 24  
Layout .......................................................................................... 24  
Evaluating the AD7691 Performance...................................... 24  
Outline Dimensions....................................................................... 25  
Ordering Guide .......................................................................... 25  
REVISION HISTORY  
6/15—Rev. D to Rev. E  
11/07—Rev. 0 to Rev. A  
Change to Digital Interface Section ............................................. 17  
Deleted QFN Package in Development References.......Universal  
Changes to Features, Applications, Figure 1 and Figure 2...........1  
Changes to Accuracy, Table 2 ..........................................................3  
Changes to Power Dissipation, Table 3...........................................4  
Added Thermal Resistance Section ................................................7  
Changes to Figure 22...................................................................... 11  
Changes to Format ......................................................................... 12  
Changes to Terminology Section ................................................. 13  
Changes to Format and Figure 29................................................ 15  
Inserted Figure 31........................................................................... 15  
Changes to Format ......................................................................... 17  
Changes to Figure 44...................................................................... 22  
Changes to Figure 46...................................................................... 23  
Updated QFN Outline Dimensions............................................. 25  
Changes to Ordering Guide.......................................................... 25  
CS  
Change to  
Mode, 3-Wire with Busy Indicator Section........ 19  
CS  
Change to  
Mode, 4-Wire with Busy Indicator Section........ 21  
Changes to the Ordering Guide.................................................... 25  
7/14—Rev. C to Rev. D  
Changed QFN (LFCSP) to LFCSP .............................. Throughout  
Changes to Features Section............................................................ 1  
Added Patent Note, Note 1.............................................................. 1  
Change to Acquisition Time Parameter, Table 5.......................... 6  
Changes to Evaluating the AD7691 Performance Section........ 24  
Updated Outline Dimensions....................................................... 25  
Changes to Ordering Guide .......................................................... 25  
3/12—Rev. B to Rev. C  
Change to Table 9 ........................................................................... 14  
Changes to Ordering Guide .......................................................... 25  
7/06—Revision 0: Initial Version  
7/11—Rev. A to Rev. B  
Changes to Common-Mode Input Range Min Parameter ......... 3  
Added EPAD Note to Figure 6 and Table 8................................... 8  
Updated Outline Dimensions....................................................... 25  
Rev. E | Page 2 of 28  
 
Data Sheet  
AD7691  
SPECIFICATIONS  
VDD = 2.3 V to 5.25 V, VIO = 2.3 V to VDD, VREF = VDD, all specifications TMIN to TMAX, unless otherwise noted.  
Table 2.  
Parameter  
Conditions/Comments  
Min  
Typ  
Max  
Unit  
RESOLUTION  
18  
Bits  
ANALOG INPUT  
Voltage Range, VIN  
Absolute Input Voltage  
Common-Mode Input Range  
Analog Input CMRR  
Leakage Current at 25°C  
Input Impedance1  
THROUGHPUT  
IN+ − (IN−)  
IN+, IN−  
IN+, IN−  
fIN = 250 kHz  
Acquisition phase  
−VREF  
−0.1  
VREF/2 − 0.1  
+VREF  
VREF + 0.1  
VREF/2 + 0.1  
V
V
V
dB  
nA  
VREF/2  
65  
1
Conversion Rate  
VDD = 4.5 V to 5.25 V  
VDD = 2.3 V to 4.5 V  
Full-scale step  
0
0
250  
180  
1.8  
kSPS  
kSPS  
μs  
Transient Response  
ACCURACY  
No Missing Codes  
Integral Linearity Error  
Differential Linearity Error  
Transition Noise  
18  
−1.5  
−1  
Bits  
0.75  
0.5  
0.75  
2
+1.5  
+1.25  
LSB2  
LSB2  
LSB2  
LSB2  
LSB2  
ppm/°C  
mV  
REF = VDD = 5 V  
VDD = 4.5 V to 5.25 V  
VDD = 2.3 V to 4.5 V  
Gain Error3  
−40  
−80  
+40  
+80  
2
Gain Error Temperature Drift  
Zero Error3  
0.3  
0.1  
0.7  
0.3  
0.25  
VDD = 4.5 V to 5.25 V  
VDD = 2.3 V to 4.5 V  
−0.8  
−3.5  
+0.8  
+3.5  
mV  
ppm/°C  
LSB2  
Zero Temperature Drift  
Power Supply Sensitivity  
AC ACCURACY4  
VDD = 5 V ± 5%  
Dynamic Range  
VREF = 5 V  
fIN = 1 kSPS  
101  
102  
125  
dB  
dB  
dB  
dB  
dB  
dB  
dB  
dB  
dB  
Oversampled Dynamic Range5  
Signal-to-Noise  
fIN = 1 kHz, VREF = 5 V  
fIN = 1 kHz, VREF = 2.5 V  
fIN = 1 kHz, VREF = 5 V  
fIN = 1 kHz, VREF = 5 V  
fIN = 1 kHz, VREF = 5 V  
fIN = 1 kHz, VREF = 2.5 V  
100  
95  
101.5  
96.5  
−125  
−118  
101.5  
96.5  
115  
Spurious-Free Dynamic Range  
Total Harmonic Distortion  
Signal-to-(Noise + Distortion)  
100  
95  
Intermodulation Distortion6  
1 See the Analog Inputs section.  
2 LSB means least significant bit. With the 5 V input range, one LSB is 38.15 µV.  
3 See the Terminology section. These specifications include full temperature range variation but not the error contribution from the external reference.  
4 All ac accuracy specifications in dB are referred to a full-scale input FSR. Tested with an input signal at 0.5 dB below full scale, unless otherwise specified.  
5 Dynamic range obtained by oversampling the ADC running at a throughput fS of 250 kSPS, followed by postdigital filtering with an output word rate fO.  
6 fIN1 = 21.4 kHz and fIN2 = 18.9 kHz, with each tone at −7 dB below full scale.  
Rev. E | Page 3 of 28  
 
AD7691  
Data Sheet  
VDD = 2.3 V to 5.25 V, VIO = 2.3 V to VDD, VREF = VDD, all specifications TMIN to TMAX, unless otherwise noted.  
Table 3.  
Parameter  
REFERENCE  
Voltage Range  
Load Current  
SAMPLING DYNAMICS  
−3 dB Input Bandwidth  
Aperture Delay  
DIGITAL INPUTS  
Logic Levels  
VIL  
Conditions/Comments  
250 kSPS, REF = 5 V  
VDD = 5 V  
Min  
Typ  
Max  
Unit  
0.5  
VDD + 0.3  
V
µA  
60  
2
2.5  
MHz  
ns  
−0.3  
0.7 × VIO  
−1  
+0.3 × VIO  
VIO + 0.3  
+1  
V
V
µA  
µA  
VIH  
IIL  
IIH  
−1  
+1  
DIGITAL OUTPUTS  
Data Format  
Pipeline Delay1  
VOL  
Serial 18-bit, twos complement  
ISINK = +500 µA  
ISOURCE = −500 µA  
0.4  
V
V
VOH  
VIO − 0.3  
POWER SUPPLIES  
VDD  
VIO  
VIO Range  
Standby Current2, 3  
Power Dissipation  
Specified performance  
Specified performance  
2.3  
2.3  
1.8  
5.25  
V
V
V
nA  
VDD + 0.3  
VDD + 0.3  
50  
VDD and VIO = 5 V, TA = 25°C  
1
VDD = 2.5 V, 100 SPS throughput  
VDD = 2.5 V, 100 kSPS throughput  
VDD = 2.5 V, 180 kSPS throughput  
VDD = 5 V, 100 kSPS throughput  
VDD = 5 V, 250 kSPS throughput  
1.4  
1.35  
2.4  
4.24  
10.6  
50  
µW  
mW  
mW  
mW  
mW  
nJ/sample  
5
12.5  
Energy per Conversion  
TEMPERATURE RANGE4  
Specified Performance  
TMIN to TMAX  
−40  
+85  
°C  
1 Conversion results are available immediately after completed conversion.  
2 With all digital inputs forced to VIO or GND as required.  
3 During acquisition phase.  
4 Contact an Analog Devices, Inc., sales representative for the extended temperature range.  
Rev. E | Page 4 of 28  
Data Sheet  
AD7691  
TIMING SPECIFICATIONS  
VDD = 4.5 V to 5.25 V, VIO = 2.3 V to VDD, VREF = VDD, all specifications TMIN to TMAX, unless otherwise noted.1  
Table 4.  
Parameter  
Symbol  
tCONV  
tACQ  
Min  
0.5  
1.8  
4
Typ  
Max  
Unit  
µs  
µs  
Conversion Time: CNV Rising Edge to Data Available  
Acquisition Time  
Time Between Conversions  
2.2  
tCYC  
µs  
CNV Pulse Width (CS Mode)  
SCK Period (CS Mode)  
tCNVH  
tSCK  
10  
15  
ns  
ns  
SCK Period (Chain Mode)  
tSCK  
VIO Above 4.5 V  
VIO Above 3 V  
VIO Above 2.7 V  
VIO Above 2.3 V  
SCK Low Time  
SCK High Time  
SCK Falling Edge to Data Remains Valid  
SCK Falling Edge to Data Valid Delay  
VIO Above 4.5 V  
17  
18  
19  
20  
7
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tSCKL  
tSCKH  
tHSDO  
tDSDO  
7
4
14  
15  
16  
17  
ns  
ns  
ns  
ns  
VIO Above 3 V  
VIO Above 2.7 V  
VIO Above 2.3 V  
CNV or SDI Low to SDO D17 MSB Valid (CS Mode)  
VIO Above 4.5 V  
tEN  
15  
18  
22  
25  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
VIO Above 2.7 V  
VIO Above 2.3 V  
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance (CS Mode)  
SDI Valid Setup Time from CNV Rising Edge (CS Mode)  
SDI Valid Hold Time from CNV Rising Edge (CS Mode)  
SCK Valid Setup Time from CNV Rising Edge (Chain Mode)  
SCK Valid Hold Time from CNV Rising Edge (Chain Mode)  
SDI Valid Setup Time from SCK Falling Edge (Chain Mode)  
SDI Valid Hold Time from SCK Falling Edge (Chain Mode)  
SDI High to SDO High (Chain Mode with Busy Indicator)  
VIO Above 4.5 V  
tDIS  
tSSDICNV  
tHSDICNV  
tSSCKCNV  
tHSCKCNV  
tSSDISCK  
tHSDISCK  
tDSDOSDI  
15  
0
5
10  
3
4
15  
26  
ns  
ns  
VIO Above 2.3 V  
1 See Figure 3 and Figure 4 for load conditions.  
Rev. E | Page 5 of 28  
 
AD7691  
Data Sheet  
VDD = 2.3 V to 4.5 V, VIO = 2.3 V to VDD, VREF = VDD, all specifications TMIN to TMAX, unless otherwise noted.1  
Table 5.  
Parameter  
Symbol  
tCONV  
tACQ  
tCYC  
tCNVH  
tSCK  
Min  
0.5  
1.8  
5.5  
10  
Typ  
Max  
Unit  
µs  
μs  
µs  
ns  
Conversion Time: CNV Rising Edge to Data Available  
Acquisition Time  
Time Between Conversions  
3.7  
CNV Pulse Width (CS Mode)  
SCK Period (CS Mode)  
25  
ns  
SCK Period (Chain Mode)  
tSCK  
VIO Above 3 V  
VIO Above 2.7 V  
VIO Above 2.3 V  
SCK Low Time  
29  
35  
40  
12  
12  
5
ns  
ns  
ns  
ns  
ns  
ns  
tSCKL  
tSCKH  
tHSDO  
tDSDO  
SCK High Time  
SCK Falling Edge to Data Remains Valid  
SCK Falling Edge to Data Valid Delay  
VIO Above 3 V  
VIO Above 2.7 V  
VIO Above 2.3 V  
24  
30  
35  
ns  
ns  
ns  
CNV or SDI Low to SDO D17 MSB Valid (CS Mode)  
VIO Above 2.7 V  
tEN  
18  
22  
25  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
VIO Above 2.3 V  
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance (CS Mode)  
SDI Valid Setup Time from CNV Rising Edge (CS Mode)  
SDI Valid Hold Time from CNV Rising Edge (CS Mode)  
SCK Valid Setup Time from CNV Rising Edge (Chain Mode)  
SCK Valid Hold Time from CNV Rising Edge (Chain Mode)  
SDI Valid Setup Time from SCK Falling Edge (Chain Mode)  
SDI Valid Hold Time from SCK Falling Edge (Chain Mode)  
SDI High to SDO High (Chain Mode with Busy Indicator)  
tDIS  
tSSDICNV  
tHSDICNV  
tSSCKCNV  
tHSCKCNV  
tSSDISCK  
tHSDISCK  
tDSDOSDI  
30  
0
5
8
8
10  
36  
1 See Figure 3 and Figure 4 for load conditions.  
70% VIO  
500µA  
I
OL  
30% VIO  
tDELAY  
tDELAY  
1
1
2V OR VIO – 0.5V  
2V OR VIO – 0.5V  
1.4V  
TO SDO  
2
2
0.8V OR 0.5V  
0.8V OR 0.5V  
C
L
50pF  
1
2V IF VIO ABOVE 2.5V, VIO – 0.5V IF VIO BELOW 2.5V.  
0.8V IF VIO ABOVE 2.5V, 0.5V IF VIO BELOW 2.5V.  
2
500µA  
I
OH  
Figure 4. Voltage Levels for Timing  
Figure 3. Load Circuit for Digital Interface Timing  
Rev. E | Page 6 of 28  
 
 
Data Sheet  
AD7691  
ABSOLUTE MAXIMUM RATINGS  
Thermal Resistance  
Table 6.  
Parameter  
Analog Inputs (IN+, IN−)1  
Rating  
θJA is specified for the worst-case conditions, that is, a device  
soldered in a circuit board for surface-mount packages.  
GND − 0.3 V to VDD + 0.3 V  
or 130 mA  
Table 7. Thermal Resistance  
REF  
GND − 0.3 V to VDD + 0.3 V  
Package Type  
10-Lead MSOP  
10-Lead LFCSP  
θJA  
θJC  
44  
6.5  
Unit  
°C/W  
°C/W  
Supply Voltages  
VDD, VIO to GND  
VDD to VIO  
−0.3 V to +7 V  
7 V  
200  
43.4  
Digital Inputs to GND  
Digital Outputs to GND  
Storage Temperature Range  
Junction Temperature  
Lead Temperature Range  
−0.3 V to VIO + 0.3 V  
−0.3 V to VIO + 0.3 V  
−65°C to +150°C  
150°C  
ESD CAUTION  
JEDEC J-STD-20  
1 See the Analog Inputs section.  
Stresses at or above those listed under Absolute Maximum  
Ratings may cause permanent damage to the product. This is a  
stress rating only; functional operation of the product at these  
or any other conditions above those indicated in the  
operational section of this specification is not implied.  
Operation beyond the maximum operating conditions for  
extended periods may affect product reliability.  
Rev. E | Page 7 of 28  
 
 
 
AD7691  
Data Sheet  
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS  
REF  
VDD  
IN+  
1
2
3
4
5
10 VIO  
9
8
7
6
SDI  
AD7691  
TOP VIEW  
(Not to Scale)  
SCK  
SDO  
CNV  
IN–  
REF  
VDD  
IN+  
1
2
3
4
5
10 VIO  
9
8
7
6
SDI  
GND  
AD7691  
TOP VIEW  
(Not to Scale)  
SCK  
SDO  
CNV  
NOTES  
1. THE EXPOSED PAD IS NOT CONNECTED  
INTERNALLY. FOR INCREASED RELIABILITY OF  
THE SOLDER JOINTS, IT IS RECOMMENDED THAT  
THE PAD BE SOLDERED TO THE GROUND PLANE.  
IN–  
GND  
Figure 5. 10-Lead MSOP Pin Configuration  
Figure 6. 10-Lead LFCSP Pin Configuration  
Table 8. Pin Function Descriptions  
Pin No. Mnemonic Type1 Description  
1
REF  
AI  
Reference Input Voltage. The REF range is from 0.5 V to VDD. It is referred to the GND pin.  
This pin should be decoupled closely to the pin with a 10 μF capacitor.  
2
3
VDD  
IN+  
P
AI  
Power Supply.  
Differential Positive Analog Input. Referenced to IN−. The input range for IN+ is between 0 V and VREF  
centered about VREF/2 and must be driven 180° out of phase with IN−.  
,
4
IN−  
AI  
Differential Negative Analog Input. Referenced to IN+. The input range for IN− is between 0 V and VREF  
centered about VREF/2 and must be driven 180° out of phase with IN+.  
,
5
6
GND  
CNV  
P
DI  
Power Supply Ground.  
Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions and  
selects the interface mode of the part, either chain or CS mode. In CS mode, it enables the SDO pin when  
low. In chain mode, the data should be read when CNV is high.  
7
8
9
SDO  
SCK  
SDI  
DO  
DI  
DI  
Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK.  
Serial Data Clock Input. When the part is selected, the conversion result is shifted out by this clock.  
Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows:  
Chain mode is selected if SDI is low during the CNV rising edge. In this mode, SDI is used as a data input to  
daisy-chain the conversion results of two or more ADCs onto a single SDO line. The digital data level on  
SDI is output on SDO with a delay of 18 SCK cycles.  
CS mode is selected if SDI is high during the CNV rising edge. In this mode, either SDI or CNV can enable  
the serial output signals when low, and if SDI or CNV is low when the conversion is complete, the busy  
indicator feature is enabled.  
10  
VIO  
P
Input/Output Interface Digital Power. Nominally at the same supply as the host interface  
(1.8 V, 2.5 V, 3 V, or 5 V).  
EPAD  
Exposed Pad. The exposed pad is not connected internally. For increased reliability of the solder joints, it is  
recommended that the pad be soldered to the ground plane.  
1AI = analog input, DI = digital input, DO = digital output, and P = power.  
Rev. E | Page 8 of 28  
 
Data Sheet  
AD7691  
TYPICAL PERFORMANCE CHARACTERISTICS  
1.0  
0.5  
1.5  
POSITIVE DNL = 0.37LSB  
NEGATIVE DNL = –0.33LSB  
POSITIVE INL = 0.39LSB  
NEGATIVE INL = –0.73LSB  
1.0  
0.5  
0
0
–0.5  
–1.0  
–1.5  
–0.5  
–1.0  
0
65536  
131072  
CODE  
196608  
262144  
0
65536  
131072  
CODE  
196608  
262144  
Figure 10. Differential Nonlinearity vs. Code, 5 V  
Figure 7. Integral Nonlinearity vs. Code 2.5 V  
80k  
70k  
60k  
50k  
40k  
30k  
20k  
10k  
0
45k  
40k  
35k  
30k  
25k  
20k  
15k  
10k  
5k  
VDD = REF = 5V  
σ = 0.76LSB  
VDD = REF = 2.5V  
σ = 1.42LSB  
69769  
38068  
28179  
24411  
17460  
28527  
27770  
14362  
4055  
910  
2997  
2904  
28  
2062  
501  
0
12 29  
78  
9
0
0
0
26  
27  
14  
2A 2B 2C 2D 2E  
CODE IN HEX  
0
0
0
25  
26  
29  
2F  
23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 30 31  
CODE IN HEX  
Figure 8. Histogram of a DC Input at the Code Center, 5 V  
Figure 11. Histogram of a DC Input at the Code Center, 2.5 V  
0
0
32768 POINT FFT  
32768 POINT FFT  
VDD = REF = 5V  
VDD = REF = 2.5V  
–20  
–20  
fS = 250kSPS  
fS = 180kSPS  
fIN = 2kHz  
fIN = 2kHz  
–40  
–60  
–40  
SNR = 101.4dB  
SNR = 96.4dB  
THD = –120.1dB  
2ND HARMONIC = –140.7dB  
3RD HARMONIC = –120.3dB  
THD = –120.3dB  
2ND HARMONIC = –132.5dB  
3RD HARMONIC = –121.2dB  
–60  
–80  
–80  
–100  
–120  
–140  
–160  
–180  
–100  
–120  
–140  
–160  
–180  
0
20  
40  
60  
80  
100  
120  
0
10  
20  
30  
40  
50  
60  
70  
80  
90  
FREQUENCY (kHz)  
FREQUENCY (kHz)  
Figure 9. 2 kHz FFT Plot, 5 V  
Figure 12. 2 kHz FFT Plot, 2.5 V  
Rev. E | Page 9 of 28  
 
AD7691  
Data Sheet  
104  
102  
100  
98  
18  
17  
16  
–105  
–110  
–115  
–120  
–125  
–130  
–135  
SNR  
SINAD  
THD  
ENOB  
96  
94  
92  
90  
15  
88  
86  
SFDR  
3.8  
14  
5.3  
2.3  
2.6  
2.9  
3.2  
3.5  
3.8  
4.1  
4.4  
4.7  
5.0  
2.3  
2.6  
2.9  
3.2  
3.5  
4.1  
4.4  
4.7  
5.0  
5.3  
REFERENCE VOLTAGE (V)  
REFERENCE VOLTAGE (V)  
Figure 13. SNR, SINAD, and ENOB vs. Reference Voltage  
Figure 16. THD, SFDR vs. Reference Voltage  
105  
100  
95  
–90  
–100  
–110  
–120  
–130  
V
V
= 5V  
REF  
= 2.5V  
REF  
90  
V
= 5V  
REF  
85  
V
= 2.5V  
45  
REF  
80  
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
–55  
–35  
–15  
5
25  
65  
85  
105  
125  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 14. SNR vs. Temperature  
Figure 17. THD vs. Temperature  
105  
100  
95  
–60  
–70  
V
= 5V, –10dB  
REF  
V
= 5V, –1dB  
REF  
–80  
V
= 5V, –1dB  
REF  
V
= 2.5V, –1dB  
REF  
90  
–90  
V
= 2.5V, –1dB  
REF  
V
= 2.5V, –10dB  
REF  
85  
–100  
–110  
–120  
–130  
80  
V
= 2.5V, –10dB  
REF  
75  
V
= 5V, –10dB  
50  
REF  
70  
0
25  
50  
75  
100  
125  
0
25  
75  
100  
125  
FREQUENCY (kHz)  
FREQUENCY (kHz)  
Figure 15. SINAD vs. Frequency  
Figure 18. THD vs. Frequency  
Rev. E | Page 10 of 28  
Data Sheet  
AD7691  
105  
102  
99  
–90  
6
4
SNR 5V  
GAIN ERROR  
–95  
SNR 2.5V  
–100  
–105  
–110  
–115  
–120  
–125  
–130  
2
96  
93  
0
THD 5V  
90  
–2  
–4  
–6  
87  
THD 2.5V  
84  
OFFSET ERROR  
85 105 125  
81  
–10  
–8  
–6  
–4  
–2  
0
–55  
–35  
–15  
5
25  
45  
65  
INPUT LEVEL (dB)  
TEMPERATURE (°C)  
Figure 19. SNR, THD vs. Input Level  
Figure 22. Zero Error, Gain Error vs. Temperature  
1000  
750  
500  
250  
0
1000  
750  
500  
250  
0
fS =100kSPS  
VDD = 5V  
VDD = 2.5V  
VDD + VIO  
VIO  
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
–55  
–35  
–15  
5
25  
45  
65  
85  
105  
125  
TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 23. Power-Down Current vs. Temperature  
Figure 20. Operating Current vs. Temperature  
25  
20  
15  
10  
5
1000  
750  
500  
250  
0
fS =100kSPS  
VDD  
VDD = 5V, 85°C  
VDD = 5V, 25°C  
VIO  
0
0
20  
40  
60  
80  
100  
120  
2.3 2.6  
2.9  
3.2  
3.5  
3.8  
4.1  
4.4  
4.7  
5.0  
5.3  
SDO CAPACITIVE LOAD (pF)  
SUPPLY (V)  
Figure 24. tDSDO Delay vs. Capacitance Load and Supply  
Figure 21. Operating Current vs. Supply  
Rev. E | Page 11 of 28  
AD7691  
Data Sheet  
95  
90  
85  
80  
75  
70  
90  
85  
80  
75  
70  
65  
60  
55  
50  
45  
40  
V
= VDD = 5V  
REF  
65  
1
10  
100  
1000  
10000  
1
10  
100  
1000  
10000  
FREQUENCY (kHz)  
FREQUENCY (kHz)  
Figure 25. PSSR vs. Frequency  
Figure 26. Analog Input CMRR vs. Frequency  
Rev. E | Page 12 of 28  
 
Data Sheet  
AD7691  
TERMINOLOGY  
Noise-Free Code Resolution  
It is the number of bits beyond which it is impossible to resolve  
individual codes distinctly. It is calculated as  
Least Significant Bit (LSB)  
The least significant bit, or LSB, is the smallest increment that  
can be represented by a converter. For an analog-to-digital  
converter with N bits of resolution, the LSB expressed in volts is  
Noise-Free Code Resolution = log2(2N/Peak-to-Peak Noise)  
and is expressed in bits.  
VINpp  
LSB(V) =  
2N  
Effective Resolution  
It is calculated as  
Integral Nonlinearity Error (INL)  
Effective Resolution = log2(2N/RMS Input Noise)  
INL refers to the deviation of each individual code from a line  
drawn from negative full scale through positive full scale. The  
point used as negative full scale occurs ½ LSB before the first  
code transition. Positive full scale is defined as a level 1½ LSB  
beyond the last code transition. The deviation is measured from  
the middle of each code to the true straight line (see Figure 28).  
and is expressed in bits.  
Total Harmonic Distortion (THD)  
THD is the ratio of the rms sum of the first five harmonic  
components to the rms value of a full-scale input signal and is  
expressed in decibels.  
Differential Nonlinearity Error (DNL)  
Dynamic Range  
In an ideal ADC, code transitions are 1 LSB apart. DNL is the  
maximum deviation from this ideal value. It is often specified in  
terms of resolution for which no missing codes are guaranteed.  
Dynamic range is the ratio of the rms value of the full scale to  
the total rms noise measured with the inputs shorted together.  
The value for dynamic range is expressed in decibels.  
Zero Error  
Signal-to-Noise Ratio (SNR)  
Zero error is the difference between the ideal midscale voltage,  
that is, 0 V, from the actual voltage producing the midscale  
output code, that is, 0 LSB.  
SNR is the ratio of the rms value of the actual input signal to the  
rms sum of all other spectral components below the Nyquist  
frequency, excluding harmonics and dc. The value for SNR is  
expressed in decibels.  
Gain Error  
The first transition (from 100 . . . 00 to 100 . . . 01) should occur  
at a level ½ LSB above nominal negative full scale (−4.999981 V  
for the 5 V range). The last transition (from 011 … 10 to  
011 … 11) should occur for an analog voltage 1½ LSB below the  
nominal full scale (+4.999943 V for the 5 V range). The gain  
error is the deviation in LSBs (or % of full-scale range) of the  
difference between the actual level of the last transition and the  
actual level of the first transition from the difference between  
the ideal levels. The closely related full-scale error, which is  
expressed also in LSBs or % of full-scale range, includes the  
contribution from the zero error.  
Signal-to-(Noise + Distortion) Ratio (SINAD)  
SINAD is the ratio of the rms value of the actual input signal to  
the rms sum of all other spectral components below the Nyquist  
frequency, including harmonics but excluding dc. The value for  
SINAD is expressed in decibels.  
Aperture Delay  
Aperture delay is the measure of the acquisition performance. It  
is the time between the rising edge of the CNV input and when  
the input signal is held for a conversion.  
Transient Response  
Transient response is the time required for the ADC to acquire  
its input accurately after a full-scale step function is applied.  
Spurious-Free Dynamic Range (SFDR)  
SFDR is the difference, in decibels, between the rms amplitude  
of the input signal and the peak spurious signal.  
Effective Number of Bits (ENOB)  
ENOB is a measurement of the resolution with a sine wave  
input. It is related to SINAD by the following formula:  
ENOB = (SINADdB − 1.76)/6.02  
and is expressed in bits.  
Rev. E | Page 13 of 28  
 
AD7691  
Data Sheet  
THEORY OF OPERATION  
IN+  
SWITCHES CONTROL  
CONTROL  
MSB  
LSB  
LSB  
SW+  
SW–  
131,072C 65,536C  
4C  
4C  
2C  
2C  
C
C
C
C
BUSY  
REF  
COMP  
LOGIC  
GND  
OUTPUT CODE  
131,072C 65,536C  
MSB  
CNV  
IN–  
Figure 27. ADC Simplified Schematic  
The control logic toggles these switches, starting with the MSB,  
to bring the comparator back into a balanced condition. After  
the completion of this process, the part returns to the  
acquisition phase, and the control logic generates the ADC  
output code and a busy signal indicator.  
CIRCUIT INFORMATION  
The AD7691 is a fast, low power, single-supply, precise, 18-bit  
ADC using a successive approximation architecture.  
The part is capable of converting 250,000 samples per second  
(250 kSPS) and powers down between conversions. When  
operating at 1 kSPS, for example, it consumes 50 µW typically,  
which is ideal for battery-powered applications.  
Because the AD7691 has an on-board conversion clock, the  
serial clock, SCK, is not required for the conversion process.  
Transfer Functions  
The AD7691 provides the user with an on-chip track-and-hold  
and does not exhibit pipeline delay or latency, making it ideal  
for multiple multiplexed channel applications.  
The ideal transfer characteristic for the AD7691 is shown in  
Figure 28 and Table 9.  
The AD7691 is specified from 2.3 V to 5.25 V and can be  
interfaced to any 1.8 V to 5 V digital logic family. It is housed in  
a 10-lead MSOP or a tiny 10-lead LFCSP that combines space  
savings and allows flexible configurations.  
011...111  
011...110  
011...101  
The part is pin-for-pin compatible with the 18-bit AD7690 as  
well as the 16-bit AD7687 and AD7688.  
CONVERTER OPERATION  
The AD7691 is a successive approximation ADC based on a  
charge redistribution DAC. Figure 27 shows the simplified  
schematic of the ADC. The capacitive DAC consists of two  
identical arrays of 18 binary-weighted capacitors, which are  
connected to the two comparator inputs.  
100...010  
100...001  
100...000  
–FSR  
–FSR + 1LSB  
+FSR – 1LSB  
+FSR – 1.5LSB  
–FSR + 0.5LSB  
ANALOG INPUT  
During the acquisition phase, terminals of the array tied to the  
comparator’s input are connected to GND via SW+ and SW−.  
All independent switches are connected to the analog inputs.  
Thus, the capacitor arrays are used as sampling capacitors and  
acquire the analog signal on the IN+ and IN− inputs. When the  
acquisition phase is complete and the CNV input goes high, a  
conversion phase is initiated. When the conversion phase  
begins, SW+ and SW− are opened first. The two capacitor  
arrays are then disconnected from the inputs and connected to  
the GND input. Therefore, the differential voltage between the  
inputs IN+ and IN− captured at the end of the acquisition phase  
is applied to the comparator inputs, causing the comparator to  
become unbalanced. By switching each element of the capacitor  
array between GND and REF, the comparator input varies by  
binary-weighted voltage steps (VREF/2, VREF/4 ... VREF/262,144).  
Figure 28. ADC Ideal Transfer Function  
Table 9. Output Codes and Ideal Input Voltages  
Analog Input  
VREF = 5 V  
Digital Output  
Description  
FSR − 1 LSB  
Midscale + 1 LSB  
Midscale  
Midscale − 1 LSB  
−FSR + 1 LSB  
−FSR  
Code (Hex)  
0x1FFFF1  
0x00001  
0x00000  
0x3FFFF  
+4.999962 V  
+38.15 µV  
0 V  
−38.15 µV  
−4.999962 V  
−5 V  
0x20001  
0x200002  
1 This is also the code for an overranged analog input (VIN+ − VIN− above VREF − VGND).  
2 This is also the code for an underranged analog input (VIN+ − VIN− below VGND).  
Rev. E | Page 14 of 28  
 
 
 
 
 
 
Data Sheet  
AD7691  
TYPICAL CONNECTION DIAGRAM  
Figure 29 shows an example of the recommended connection diagram for the AD7691 when multiple supplies are available.  
1
V+  
REF  
5V  
2
10µF  
100nF  
V+  
1.8V TO VDD  
100nF  
15Ω  
REF  
VDD  
VIO  
SDI  
0 TO V  
REF  
IN+  
IN–  
2.7nF  
4
3
ADA4841-2  
SCK  
SDO  
CNV  
V–  
V+  
5
AD7691  
3- OR 4-WIRE INTERFACE  
GND  
15Ω  
V
TO 0  
REF  
2.7nF  
4
3
ADA4841-2  
V–  
1
SEE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION.  
2
3
4
5
C
IS USUALLY A 10µF CERAMIC CAPACITOR (X5R).  
REF  
SEE TABLE 9 FOR ADDITIONAL RECOMMENDED AMPLIFIERS.  
OPTIONAL FILTER. SEE ANALOG INPUT SECTION.  
SEE THE DIGITAL INTERFACE SECTION FOR MOST CONVENIENT INTERFACE MODE.  
Figure 29. Typical Application Diagram with Multiple Supplies  
During the conversion phase, where the switches are opened,  
the input impedance is limited to CPIN. RIN and CIN make a  
1-pole, low-pass filter that reduces undesirable aliasing effects  
and limits noise.  
ANALOG INPUTS  
Figure 30 shows an equivalent circuit of the input structure of  
the AD7691.  
The two diodes, D1 and D2, provide ESD protection for the  
analog inputs, IN+ and IN−. Care must be taken to ensure that  
the analog input signal does not exceed the supply rails by more  
than 0.3 V because this causes the diodes to become forward  
biased and start conducting current. These diodes can handle a  
forward-biased current of 130 mA maximum. For instance,  
these conditions could eventually occur if the input buffer (U1)  
supplies are different from VDD. In such a case (for example, an  
input buffer with a short circuit), the current limitation can be  
used to protect the part.  
When the source impedance of the driving circuit is low, the  
AD7691 can be driven directly. Large source impedances  
significantly affect the ac performance, especially total harmonic  
distortion (THD). The dc performances are less sensitive to  
the input impedance. The maximum source impedance  
depends on the amount of THD that can be tolerated.  
The THD degrades as a function of the source impedance and  
the maximum input frequency as shown in Figure 31.  
–80  
V
= VDD 5V  
REF  
VDD  
–85  
–90  
D1  
D2  
C
IN  
R
IN  
IN+  
OR IN–  
–95  
250Ω  
100Ω  
C
PIN  
–100  
–105  
–110  
–115  
–120  
–125  
–130  
GND  
33Ω  
Figure 30. Equivalent Analog Input Circuit  
15Ω  
50Ω  
The analog input structure allows the sampling of the true  
differential signal between IN+ and IN−. By using these  
differential inputs, signals common to both inputs are rejected.  
During the acquisition phase, the impedance of the analog  
inputs (IN+ and IN−) can be modeled as a parallel combination  
of the capacitor, CPIN, and the network formed by the series  
connection of RIN and CIN. CPIN is primarily the pin capacitance.  
RIN is typically 3 kΩ and is a lumped component composed of  
serial resistors and the on resistance of the switches. CIN is  
typically 30 pF and is mainly the ADC sampling capacitor.  
0
10  
20  
30  
40  
50  
60  
70  
80  
90  
FREQUENCY (kHz)  
Figure 31. THD vs. Analog Input Frequency and Source Resistance  
Rev. E | Page 15 of 28  
 
 
 
 
 
AD7691  
Data Sheet  
DRIVER AMPLIFIER CHOICE  
SINGLE-TO-DIFFERENTIAL DRIVER  
Although the AD7691 is easy to drive, the driver amplifier must  
meet the following requirements:  
For applications using a single-ended analog signal, either  
bipolar or unipolar, the ADA4941-1 single-ended-to-differential  
driver allows for a differential input into the part. The schematic  
is shown in Figure 32.  
The noise generated by the driver amplifier needs to be  
kept as low as possible to preserve the SNR and transition  
noise performance of the AD7691. The noise coming from  
the driver is filtered by the AD7691 analog input circuit’s  
1-pole, low-pass filter made by RIN and CIN or by the  
external filter, if one is used. The SNR degradation due to  
the amplifier is as follows:  
R5  
R6  
R3  
R4  
+5V REF  
+5.2V  
10µF  
+5.2V  
100nF  
100nF  
15  
15Ω  
REF  
VDD  
IN+  
SNRLOSS  
=
2.7nF  
2.7nF  
AD7691  
IN–  
GND  
VNADC  
20 log  
ADA4941  
π
2
π
2
2
VNADC  
f3 dB (NeN )2 f3 dB (NeN   
)
2
±10V, ±5V, ...  
where:  
R1  
R2  
VNADC is the noise of the ADC, in μV, given by the following:  
C
F
Figure 32. Single-Ended-to-Differential Driver Circuit  
VINpp  
R1 and R2 set the attenuation ratio between the input range and  
the ADC range (VREF). R1, R2, and CF are chosen depending on  
the desired input resistance, signal bandwidth, antialiasing, and  
noise contribution. For example, for the 10 V range with a 4 kΩ  
impedance, R2 = 1 kΩ and R1 = 4 kΩ.  
2 2  
SNR  
20  
VNADC  
10  
f
−3 dB is the input bandwidth, in MHz, of the AD7691 (2 MHz)  
or the cutoff frequency of the input filter, if one is used.  
N is the noise gain of the amplifier (for example, 1 in  
buffer configuration).  
N+ and eN− are the equivalent input noise voltage densities  
of the op amps connected to IN+ and IN−, in nV/√Hz.  
R3 and R4 set the common mode on the IN− input, and R5 and  
R6 set the common mode on the IN+ input of the ADC. The  
common mode should be set close to VREF/2; however, if single  
supply is desired, it can be set slightly above VREF/2 to provide  
some headroom for the ADA4941-1 output stage. For example,  
for the 10 V range with a single supply, R3 = 8.45 kΩ, R4 =  
11.8 kΩ, R5 = 10.5 kΩ, and R6 = 9.76 kΩ.  
e
This approximation can be used when the resistances around  
the amplifier are small. If larger resistances are used, their  
noise contributions should also be root-sum-squared.  
For ac applications, the driver should have a THD  
performance commensurate with the AD7691.  
For multichannel multiplexed applications, the driver  
amplifier and the AD7691 analog input circuit must settle  
for a full-scale step onto the capacitor array at an 18-bit  
level (0.0004%, 4 ppm). In the amplifiers data sheet,  
settling at 0.1% to 0.01% is more commonly specified. This  
may differ significantly from the settling time at an 18-bit  
level and should be verified prior to driver selection.  
VOLTAGE REFERENCE INPUT  
The AD7691 voltage reference input, REF, has a dynamic input  
impedance and should therefore be driven by a low impedance  
source with efficient decoupling between the REF and GND  
pins, as explained in the Layout section.  
When REF is driven by a very low impedance source, for  
example, a reference buffer using the AD8031 or the AD8605, a  
10 ꢀF (X5R, 0805 size) ceramic chip capacitor is appropriate for  
optimum performance.  
Table 10. Recommended Driver Amplifiers  
If an unbuffered reference voltage is used, the decoupling value  
depends on the reference used. For instance, a 22 ꢀF (X5R,  
1206 size) ceramic chip capacitor is appropriate for optimum  
performance using a low temperature drift ADR431, ADR433,  
ADR434, and ADR435 reference.  
Amplifier  
Typical Application  
ADA4941-1  
Very low noise, low power single-ended-to-  
differential  
Very low noise, small, and low power  
5 V single supply, low noise  
Very low noise and high frequency  
Low noise and high frequency  
Low power, low noise, and low frequency  
ADA4841-2  
AD8655  
AD8021  
AD8022  
OP184  
If desired, smaller reference decoupling capacitor values as low  
as 2.2 ꢀF can be used with a minimal impact on performance,  
especially DNL.  
AD8605, AD8615 5 V single supply, low power  
Rev. E | Page 16 of 28  
 
 
 
 
Data Sheet  
AD7691  
Regardless, there is no need for an additional lower value  
ceramic decoupling capacitor (for example, 100 nF) between the  
REF and GND pins.  
5V  
5V  
10  
5V 10kΩ  
POWER SUPPLY  
1µF  
VIO  
AD8031 10µF  
1µF  
The AD7691 uses two power supply pins: a core supply (VDD) and  
a digital input/output interface supply (VIO). VIO allows direct  
interface with any logic between 1.8 V and VDD. To reduce the  
supplies needed, the VIO and VDD pins can be tied together. The  
AD7691 is independent of power supply sequencing between VIO  
and VDD. Additionally, it is very insensitive to power supply  
variations over a wide frequency range, as shown in Figure 25.  
1
REF  
VDD  
AD7691  
1
OPTIONAL REFERENCE BUFFER AND FILTER.  
Figure 34. Example of an Application Circuit  
The AD7691 powers down automatically at the end of each  
conversion phase, and therefore, the power scales linearly with  
the sampling rate. This makes the part ideal for low sampling  
rate (as low as a few hertz) and low battery-powered applications.  
DIGITAL INTERFACE  
Though the AD7691 has a reduced number of pins, it offers  
flexibility in its serial interface modes.  
CS  
When in  
mode, the AD7691 is compatible with SPI, QSPI™,  
digital hosts, and DSPs, for example, the Blackfin® processors or  
the high performance, mixed-signal DSP family. In this mode,  
the AD7691 can use either a 3-wire or 4-wire interface. A 3-  
wire interface using the CNV, SCK, and SDO signals minimizes  
wiring connections and is useful, for instance, in isolated  
applications. A 4-wire interface using the SDI, CNV, SCK, and  
SDO signals allows CNV, which initiates the conversions, to be  
independent of the readback timing (SDI). This is useful in low  
jitter sampling or simultaneous sampling applications.  
1000  
VDD = 5V  
10  
VIO  
0.1  
When in chain mode, the AD7691 provides a daisy-chain  
feature using the SDI input for cascading multiple ADCs on a  
single data line similar to a shift register.  
0.001  
10  
100  
1k  
10k  
100k  
1M  
SAMPLING RATE (SPS)  
The mode in which the device operates depends on the SDI  
Figure 33. Operating Current vs. Sample Rate  
CS  
level when the CNV rising edge occurs. The  
mode is  
SUPPLYING THE ADC FROM THE REFERENCE  
selected if SDI is high, and the chain mode is selected if SDI is  
low. The SDI hold time is such that when SDI and CNV are  
connected together, the chain mode is selected.  
For simplified applications, the AD7691, with its low operating  
current, can be supplied directly using the reference circuit  
shown in Figure 34. The reference line can be driven by  
The initial state of SDO on power up is indeterminate.  
Therefore, in order to put SDO in a known state, a conversion  
must be initiated and all data bits clocked out.  
The system power supply directly.  
A reference voltage with enough current output capability,  
such as the ADR431, ADR433, ADR434, and ADR435.  
A reference buffer, such as the AD8031, which can also  
filter the system power supply, as shown in Figure 34.  
In either mode, the AD7691 offers the option of forcing a start  
bit in front of the data bits. This start bit can be used as a busy  
signal indicator to interrupt the digital host and trigger the data  
reading. Otherwise, without a busy indicator, the user must  
timeout the maximum conversion time prior to readback.  
The busy indicator feature is enabled  
CS  
mode if CNV or SDI is low when the ADC  
In the  
conversion ends (see Figure 38 and Figure 42).  
In the chain mode if SCK is high during the CNV rising  
edge (see Figure 46).  
Rev. E | Page 17 of 28  
 
 
 
 
AD7691  
Data Sheet  
edges. The data is valid on both SCK edges. Although the rising  
edge can be used to capture the data, a digital host using the  
SCK falling edge can allow a faster reading rate, provided it has  
an acceptable hold time. After the 18th SCK falling edge, or  
when CNV goes high, whichever occurs first, SDO returns to  
high impedance.  
CS MODE, 3-WIRE WITHOUT BUSY INDICATOR  
This mode is usually used when a single AD7691 is connected  
to an SPI-compatible digital host. The connection diagram is  
shown in Figure 35, and the corresponding timing is given in  
Figure 36.  
With SDI tied to VIO, a rising edge on CNV initiates a  
CS  
conversion, selects the  
mode, and forces SDO to high  
CONVERT  
impedance. Once a conversion is initiated, it continues until  
completion irrespective of the state of CNV. This can be useful,  
for instance, to bring CNV low to select other SPI devices, such  
as analog multiplexers, but CNV must be returned high before  
the minimum conversion time elapses and then held high for  
the maximum possible conversion time to avoid the generation  
of the busy signal indicator. When the conversion is complete,  
the AD7691 enters the acquisition phase and powers down.  
When CNV goes low, the MSB is output onto SDO. The  
remaining data bits are clocked by subsequent SCK falling  
DIGITAL HOST  
CNV  
VIO  
DATA IN  
SDI  
SDO  
AD7691  
SCK  
CLK  
CS  
Figure 35. 3-Wire Mode Without Busy Indicator  
Connection Diagram (SDI High)  
SDI = 1  
tCYC  
tCNVH  
CNV  
tCONV  
tACQ  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSCK  
tSCKL  
SCK  
1
2
3
16  
17  
18  
tHSDO  
tSCKH  
tDSDO  
D15  
tEN  
tDIS  
SDO  
D17  
D16  
D1  
D0  
CS  
Figure 36. 3-Wire Mode Without Busy Indicator Serial Interface Timing (SDI High)  
Rev. E | Page 18 of 28  
 
 
 
Data Sheet  
AD7691  
SCK falling edges. The data is valid on both SCK edges.  
CS MODE, 3-WIRE WITH BUSY INDICATOR  
Although the rising edge can be used to capture the data, a  
digital host using the SCK falling edge can allow a faster reading  
rate, provided it has an acceptable hold time. After the optional  
19th SCK falling edge, or when CNV goes high, whichever  
occurs first, SDO returns to high impedance.  
This mode is usually used when a single AD7691 is connected  
to an SPI-compatible digital host having an interrupt input.  
The connection diagram is shown in Figure 37, and the  
corresponding timing is given in Figure 38.  
With SDI tied to VIO, a rising edge on CNV initiates a  
If multiple AD7691 devices are selected at the same time, the  
SDO output pin handles this contention without damage or  
induced latch-up. Meanwhile, it is recommended to keep this  
contention as short as possible to limit extra power dissipation.  
CS  
conversion, selects the  
mode, and forces SDO to high  
impedance. SDO is maintained in high impedance until the  
completion of the conversion irrespective of the state of CNV.  
Prior to the minimum conversion time, CNV can select other  
SPI devices, such as analog multiplexers, but CNV must be  
returned low before the minimum conversion time elapses and  
then held low for the maximum possible conversion time to  
guarantee the generation of the busy signal indicator. When the  
conversion is complete, SDO goes from high impedance to low  
impedance. With a pull-up on the SDO line, this transition is  
used as an interrupt signal to initiate the data reading controlled  
by the digital host. When using this option, select the value of  
the pull-up resistor such that it maintains an appropriate rise  
time on the SDO line for the application. This is a function of  
the resistance of the pull-up and the capacitance of the SDO  
line. The AD7691 then enters the acquisition phase and powers  
down. The data bits are clocked out, MSB first, by subsequent  
CONVERT  
VIO  
DIGITAL HOST  
CNV  
VIO  
47k  
DATA IN  
IRQ  
SDI  
SDO  
AD7691  
SCK  
CLK  
CS  
Figure 37. 3-Wire Mode with Busy Indicator  
Connection Diagram (SDI High)  
SDI = 1  
tCYC  
tCNVH  
CNV  
tCONV  
tACQ  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSCK  
tSCKL  
SCK  
1
2
3
17  
18  
19  
tHSDO  
tSCKH  
tDSDO  
D16  
tDIS  
SDO  
D17  
D1  
D0  
CS  
Figure 38. 3-Wire Mode with Busy Indicator Serial Interface Timing (SDI High)  
Rev. E | Page 19 of 28  
 
 
 
AD7691  
Data Sheet  
but SDI must be returned high before the minimum conversion  
time elapses and then held high for the maximum possible  
conversion time to avoid the generation of the busy signal  
indicator. When the conversion is complete, the AD7691 enters  
the acquisition phase and powers down. Each ADC result can  
be read by bringing its SDI input low, which consequently  
outputs the MSB onto SDO. The remaining data bits are clocked  
by subsequent SCK falling edges. The data is valid on both SCK  
edges. Although the rising edge can be used to capture the data,  
a digital host using the SCK falling edge allows a faster reading  
rate, provided it has an acceptable hold time. After the 18th SCK  
falling edge, or when SDI goes high, whichever occurs first, SDO  
returns to high impedance and another AD7691 is read.  
CS MODE, 4-WIRE WITHOUT BUSY INDICATOR  
This mode is usually used when multiple AD7691 devices are  
connected to an SPI-compatible digital host.  
A connection diagram example using two AD7691devices is  
shown in Figure 39, and the corresponding timing is given in  
Figure 40.  
With SDI high, a rising edge on CNV initiates a conversion,  
CS  
selects the  
mode, and forces SDO to high impedance. In this  
mode, CNV must be held high during the conversion phase and  
the subsequent data readback. (If SDI and CNV are low, SDO is  
driven low.) Prior to the minimum conversion time, SDI can be  
used to select other SPI devices, such as analog multiplexers,  
CS2  
CS1  
CONVERT  
DIGITAL HOST  
CNV  
CNV  
SDI  
SDO  
SDI  
SDO  
AD7691  
AD7691  
SCK  
SCK  
DATA IN  
CLK  
CS  
Figure 39. 4-Wire Mode Without Busy Indicator Connection Diagram  
tCYC  
CNV  
tACQ  
tCONV  
ACQUISITION  
tSSDICNV  
CONVERSION  
ACQUISITION  
SDI (CS1)  
tHSDICNV  
SDI (CS2)  
tSCK  
tSCKL  
SCK  
SDO  
1
2
3
16  
17  
18  
19  
20  
34  
35  
36  
tHSDO  
tSCKH  
tDSDO  
D15  
tDIS  
tEN  
D17  
D16  
D1  
D0  
D17  
D16  
D1  
D0  
CS  
Figure 40. 4-Wire Mode Without Busy Indicator Serial Interface Timing  
Rev. E | Page 20 of 28  
 
 
 
Data Sheet  
AD7691  
maintains an appropriate rise time on the SDO line for the  
CS MODE, 4-WIRE WITH BUSY INDICATOR  
application. This is a function of the resistance of the pull-up  
and the capacitance of the SDO line. The AD7691 then enters  
the acquisition phase and powers down. The data bits are  
clocked out, MSB first, by subsequent SCK falling edges. The  
data is valid on both SCK edges. Although the rising edge is  
used to capture the data, a digital host using the SCK falling  
edge can allow a faster reading rate, provided it has an  
acceptable hold time. After the optional 19th SCK falling edge,  
or SDI going high, whichever occurs first, SDO returns to high  
impedance.  
This mode is normally used when a single AD7691 is connected  
to an SPI-compatible digital host with an interrupt input, and it  
is desired to keep CNV, which is used to sample the analog  
input, independent of the signal used to select the data reading.  
This requirement is particularly important in applications  
where low jitter on CNV is desired.  
The connection diagram is shown in Figure 41, and the  
corresponding timing is given in Figure 42.  
With SDI high, a rising edge on CNV initiates a conversion,  
CS  
selects the  
mode, and forces SDO to high impedance. In this  
CS1  
mode, CNV must be held high during the conversion phase and  
the subsequent data readback. (If SDI and CNV are low, SDO is  
driven low.) Prior to the minimum conversion time, SDI can be  
used to select other SPI devices, such as analog multiplexers,  
but SDI must be returned low before the minimum conversion  
time elapses and then held low for the maximum possible  
conversion time to guarantee the generation of the busy signal  
indicator. When the conversion is complete, SDO goes from  
high impedance to low impedance. With a pull-up on the SDO  
line, this transition is used as an interrupt signal to initiate the  
data readback controlled by the digital host. When using this  
option, select the value of the pull-up resistor such that it  
CONVERT  
VIO  
DIGITAL HOST  
CNV  
47k  
DATA IN  
IRQ  
SDI  
SDO  
AD7691  
SCK  
CLK  
CS  
Figure 41. 4-Wire Mode with Busy Indicator Connection Diagram  
tCYC  
CNV  
tACQ  
tCONV  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSSDICNV  
SDI  
tSCK  
tHSDICNV  
tSCKL  
SCK  
SDO  
1
2
3
17  
18  
19  
tHSDO  
tDSDO  
tSCKH  
tDIS  
tEN  
D17  
D16  
D1  
D0  
CS  
Figure 42. 4-Wire Mode with Busy Indicator Serial Interface Timing  
Rev. E | Page 21 of 28  
 
 
 
AD7691  
Data Sheet  
readback. When the conversion is complete, the MSB is output  
onto SDO and the AD7691 enters the acquisition phase and  
powers down. The remaining data bits stored in the internal  
shift register are clocked by subsequent SCK falling edges. For  
each ADC, SDI feeds the input of the internal shift register and  
is clocked by the SCK falling edge. Each ADC in the chain  
outputs its data MSB first, and 18 × N clocks are required to  
read back the N ADCs. The data is valid on both SCK edges.  
Although the rising edge can be used to capture the data, a  
digital host using the SCK falling edge can allow a faster reading  
rate and, consequently, more AD7691 devices in the chain,  
provided the digital host has an acceptable hold time. The  
maximum conversion rate may be reduced due to the total  
readback time.  
CHAIN MODE WITHOUT BUSY INDICATOR  
This mode can be used to daisy-chain multiple AD7691 devices  
on a 3-wire serial interface. This feature is useful for reducing  
component count and wiring connections, for example, in  
isolated multiconverter applications or for systems with a  
limited interfacing capacity. Data readback is analogous to  
clocking a shift register.  
A connection diagram example using two AD7691 devices is  
shown in Figure 43, and the corresponding timing is given in  
Figure 44.  
When SDI and CNV are low, SDO is driven low. With SCK low,  
a rising edge on CNV initiates a conversion, selects the chain  
mode, and disables the busy indicator. In this mode, CNV is  
held high during the conversion phase and the subsequent data  
CONVERT  
CNV  
CNV  
DIGITAL HOST  
AD7691  
AD7691  
SDI  
SDO  
SDI  
SDO  
DATA IN  
A
B
SCK  
SCK  
CLK  
Figure 43. Chain Mode Without Busy Indicator Connection Diagram  
SDI = 0  
A
tCYC  
CNV  
tACQ  
tCONV  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSCK  
tSCKL  
tSSCKCNV  
SCK  
1
A
B
2
3
A
B
16  
17  
18  
19  
20  
34  
35  
36  
tHSCKCNV  
tSSDISCK  
tSCKH  
tHSDISCK  
tEN  
D
D
17  
D
16  
D
D
15  
15  
D
1
1
D
0
SDO = SDI  
A
A
A
A
B
tHSDO  
tDSDO  
17  
D
16  
D
B
D
0
D
17  
D
16  
D
1
D 0  
A
SDO  
B
B
A
A
A
B
Figure 44. Chain Mode Without Busy Indicator Serial Interface Timing  
Rev. E | Page 22 of 28  
 
 
 
Data Sheet  
AD7691  
completed their conversions, the SDO pin of the ADC closest to  
the digital host (see the AD7691 ADC labeled C in Figure 45) is  
driven high. This transition on SDO can be used as a busy  
indicator to trigger the data readback controlled by the digital  
host. The AD7691 then enters the acquisition phase and powers  
down. The data bits stored in the internal shift register are  
clocked out, MSB first, by subsequent SCK falling edges. For  
each ADC, SDI feeds the input of the internal shift register and  
is clocked by the SCK falling edge. Each ADC in the chain  
outputs its data MSB first, and 18 × N + 1 clocks are required to  
readback the N ADCs. Although the rising edge can be used to  
capture the data, a digital host using the SCK falling edge allows  
a faster reading rate and, consequently, more AD7691 devices  
in the chain, provided the digital host has an acceptable hold  
time.  
CHAIN MODE WITH BUSY INDICATOR  
This mode can also be used to daisy-chain multiple AD7691  
devices on a 3-wire serial interface while providing a busy  
indicator. This feature is useful for reducing component count  
and wiring connections, for example, in isolated multiconverter  
applications or for systems with a limited interfacing capacity.  
Data readback is analogous to clocking a shift register.  
A connection diagram example using three AD7691 devices is  
shown in Figure 45, and the corresponding timing is given in  
Figure 46.  
When SDI and CNV are low, SDO is driven low. With SCK  
high, a rising edge on CNV initiates a conversion, selects the  
chain mode, and enables the busy indicator feature. In this  
mode, CNV is held high during the conversion phase and the  
subsequent data readback. When all ADCs in the chain have  
CONVERT  
DIGITAL HOST  
DATA IN  
CNV  
CNV  
CNV  
AD7691  
AD7691 SDO  
AD7691  
SDI  
SDO  
SDI  
SDI  
SDO  
A
B
C
SCK  
SCK  
SCK  
IRQ  
CLK  
Figure 45. Chain Mode with Busy Indicator Connection Diagram  
tCYC  
CNV = SDI  
A
tCONV  
tACQ  
ACQUISITION  
CONVERSION  
ACQUISITION  
tSCK  
tSSCKCNV  
tSCKH  
SCK  
1
2
3
A
4
17  
18  
19  
20  
21  
35  
36  
37  
38  
39  
53  
54  
55  
tHSCKCNV  
tSSDISCK  
tSCKL  
tDSDOSDI  
tHSDISCK  
tEN  
SDO = SDI  
D
17  
D
16  
D
15  
D
1
D 0  
A
A
B
A
A
A
tHSDO  
tDSDO  
tDSDOSDI  
tDSDOSDI  
tDSDOSDI  
SDO = SDI  
B
D
17  
D
D
16  
D
15  
B
D
D
1
D
0
D
17  
D
16  
D 1  
A
D 0  
A
C
B
B
B
B
A
A
tDSDOSDI  
SDO  
D
17  
16  
D
15  
1
D
0
D
17  
D
16  
D
1
D
0
D
17  
D
16  
D
1
D 0  
A
C
C
C
C
C
C
B
B
B
B
A
A
A
Figure 46. Chain Mode with Busy Indicator Serial Interface Timing  
Rev. E | Page 23 of 28  
 
 
 
AD7691  
Data Sheet  
APPLICATION HINTS  
LAYOUT  
The printed circuit board that houses the AD7691 should be  
designed so that the analog and digital sections are separated  
and confined to certain areas of the board. The pin  
configuration of the AD7691, with its analog signals on the left  
side and its digital signals on the right side, eases this task.  
Avoid running digital lines under the device because this couples  
noise onto the die unless a ground plane under the AD7691 is  
used as a shield. Fast switching signals, such as CNV or clocks,  
should not run near analog signal paths. Crossover of digital  
and analog signals should be avoided.  
At least one ground plane should be used. It can be common or  
split between the digital and analog sections. In the latter case,  
the planes should be joined underneath the AD7691.  
Figure 47. Example Layout of the AD7691 (Top Layer)  
The AD7691 voltage reference input, REF, has a dynamic input  
impedance and should be decoupled with minimal parasitic  
inductances. This is done by placing the reference decoupling  
ceramic capacitor close to, ideally right up against, the REF and  
GND pins and connecting them with wide, low impedance traces.  
Finally, the power supplies, VDD and VIO, of the AD7691  
should be decoupled with ceramic capacitors, typically 100 nF,  
placed close to the AD7691 and connected using short, wide  
traces to provide low impedance paths and to reduce the effect  
of glitches on the power supply lines.  
An example layout following these rules is shown in Figure 47  
and Figure 48.  
EVALUATING THE AD7691 PERFORMANCE  
Other recommended layouts for the AD7691 are outlined  
in the documentation of the evaluation board for the AD7691  
(EVAL-AD7691SDZ). The evaluation board package includes  
a fully assembled and tested evaluation board, documentation,  
and software for controlling the board from a PC via the  
EVAL-SDP-CB1Z.  
Figure 48. Example Layout of the AD7691 (Bottom Layer)  
Rev. E | Page 24 of 28  
 
 
 
 
 
Data Sheet  
AD7691  
OUTLINE DIMENSIONS  
3.10  
3.00  
2.90  
10  
1
6
5
5.15  
4.90  
4.65  
3.10  
3.00  
2.90  
PIN 1  
IDENTIFIER  
0.50 BSC  
0.95  
0.85  
0.75  
15° MAX  
1.10 MAX  
0.70  
0.55  
0.40  
0.15  
0.05  
0.23  
0.13  
6°  
0°  
0.30  
0.15  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-187-BA  
Figure 49.10-Lead Mini Small Outline Package [MSOP]  
(RM-10)  
Dimensions shown in millimeters  
2.48  
2.38  
2.23  
3.10  
3.00 SQ  
0.50 BSC  
2.90  
10  
6
PIN 1 INDEX  
EXPOSED  
PAD  
1.74  
1.64  
1.49  
AREA  
0.50  
0.40  
0.30  
0.20 MIN  
1
5
BOTTOM VIEW  
TOP VIEW  
PIN 1  
INDICATOR  
(R 0.15)  
FOR PROPER CONNECTION OF  
THE EXPOSED PAD, REFER TO  
THE PIN CONFIGURATION AND  
FUNCTION DESCRIPTIONS  
0.80  
0.75  
0.70  
0.05 MAX  
0.02 NOM  
COPLANARITY  
0.08  
SECTION OF THIS DATA SHEET.  
SEATING  
PLANE  
0.30  
0.25  
0.20  
0.20 REF  
Figure 50. 10-Lead Lead Frame Chip Scale Package [LFCSP_WD]  
3 mm × 3 mm Body, Very Very Thin, Dual Lead  
(CP-10-9)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model1, 2, 3  
AD7691BCPZRL  
AD7691BCPZRL7  
AD7691BRMZ  
AD7691BRMZ-RL7  
EVAL-AD7691SDZ  
EVAL-SDP-CB1Z  
Temperature Range  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
–40°C to +85°C  
Package Description  
10-Lead LFCSP_WD  
10-Lead LFCSP_WD  
10-Lead MSOP  
10-Lead MSOP  
Evaluation Board  
Controller Board  
Package Option  
CP-10-9  
CP-10-9  
RM-10  
RM-10  
Branding  
C4E  
C4E  
C4E  
C4E  
Ordering Quantity  
Reel, 5,000  
Reel, 1,500  
Tube, 50  
Reel, 1,000  
1 Z = RoHS Compliant Part.  
2 The EVAL-AD7691SDZ can be used as a standalone evaluation board or in conjunction with the EVAL-SDP-CB1Z for evaluation/demonstration purposes.  
3 The EVAL-SDP-CB1Z allows a PC to control and communicate with all Analog Devices evaluation boards ending in the SD designator.  
Rev. E | Page 25 of 28  
 
 
AD7691  
NOTES  
Data Sheet  
Rev. E | Page 26 of 28  
Data Sheet  
NOTES  
AD7691  
Rev. E | Page 27 of 28  
AD7691  
NOTES  
Data Sheet  
©2006–2015 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D06146-0-6/15(E)  
Rev. E | Page 28 of 28  

相关型号:

AD7691BRMZ

18-Bit, 1.5 LSB INL, 250 kSPS PulSAR Differential ADC in MSOP/QFN
ADI

AD7691BRMZ-RL7

18-Bit, 1.5 LSB INL, 250 kSPS PulSAR Differential ADC in MSOP/QFN
ADI

AD7691_17

250 kSPS PulSAR Differential ADC in MSOP/LFCSP
ADI

AD7693

16-Bit, +/-0.65 LSB INL, 500 kSPS PulSAR Differential ADC in MSOP/QFN
ADI

AD76931

14-Bit, 500 kSPS PulSAR ADC in MSOP
ADI

AD7693BCPZ

暂无描述
ADI

AD7693BCPZRL

1-CH 16-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, QCC10, 3 X 3 MM, LEAD FREE, QFN-10
ADI

AD7693BCPZRL7

1-CH 16-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, QCC10, 3 X 3 MM, LEAD FREE, QFN-10
ROCHESTER

AD7693BCPZRL7

16-Bit, ±0.5 LSB, 500 kSPS PulSAR® Differential A/D Converter in MSOP/QFN
ADI

AD7693BRMZ

16-Bit, ±0.5 LSB, 500 kSPS PulSAR® Differential ADC in MSOP/QFN
ADI

AD7693BRMZ

1-CH 16-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, DSO10, LEAD FREE, MO-187BA, MSOP-10
ROCHESTER

AD7693BRMZRL7

16-Bit, ±0.5 LSB, 500 kSPS PulSAR® Differential A/D Converter in MSOP/QFN
ADI