AD5443YRM [ADI]
8-/10-/12-Bit High Bandwidth Multiplying DACs with Serial Interface; 8位/ 10位/ 12位,高带宽乘法数模转换器,串行接口型号: | AD5443YRM |
厂家: | ADI |
描述: | 8-/10-/12-Bit High Bandwidth Multiplying DACs with Serial Interface |
文件: | 总24页 (文件大小:547K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
8-/10-/12-Bit High Bandwidth
Multiplying DACs with Serial Interface
AD5426/AD5432/AD5443*
FEATURES
FUNCTIONAL BLOCK DIAGRAM
3.0 V to 5.5 V Supply Operation
50 MHz Serial Interface
10 MHz Multiplying Bandwidth
؎10 V Reference Input
Low Glitch Energy < 2 nV-s
Extended Temperature Range –40؇C to +125؇C
10-Lead MSOP Package
Pin Compatible 8-, 10-, and 12-Bit Current
Output DACs
V
V
REF
DD
R
FB
R
AD5426/
AD5432/
AD5443
I
1
8-/10-/12-BIT
R-2R DAC
OUT
I
2
OUT
DAC REGISTER
INPUT LATCH
POWER-ON
RESET
Guaranteed Monotonic
4-Quadrant Multiplication
Power-On Reset with Brownout Detection
Daisy-chain Mode
SYNC
SCLK
CONTROL LOGIC AND
INPUT SHIFT REGISTER
SDO
SDIN
Readback Function
0.4 A Typical Power Consumption
GND
APPLICATIONS
Portable Battery-Powered Applications
Waveform Generators
Analog Processing
Instrumentation Applications
Programmable Amplifiers and Attenuators
Digitally Controlled Calibration
Programmable Filters and Oscillators
Composite Video
Ultrasound
Gain, Offset, and Voltage Trimming
GENERAL DESCRIPTION
The AD5426/AD5432/AD5443 are CMOS 8-, 10-, and 12-bit
current output digital-to-analog converters, respectively.
The applied external reference input voltage (VREF) determines
the full-scale output current. An integrated feedback resistor (RFB)
provides temperature tracking and full-scale voltage output when
combined with an external current to voltage precision amplifier.
These devices operate from a 3.0 V to 5.5 V power supply,
making them suited to battery-powered applications and many
other applications.
The AD5426/AD5432/AD5443 DACs are available in small
10-lead MSOP packages.
These DACs utilize double buffered 3-wire serial interface that
®
™
™,
and most
is compatible with SPI , QSPI , MICROWIRE
DSP interface standards. In addition, a serial data out pin (SDO)
allows for daisy-chaining when multiple packages are used. Data
readback allows the user to read the contents of the DAC register
via the SDO pin. On power-up, the internal shift register and
latches are filled with 0s and the DAC outputs are at zero scale.
As a result of manufacture on a CMOS submicron process, they
offer excellent 4-quadrant multiplication characteristics, with
large signal multiplying bandwidths of 10 MHz.
*U.S. Patent No. 5,689,257
REV. 0
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, norforanyinfringementsofpatentsorotherrightsofthirdpartiesthat
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
Fax: 781/326-8703
www.analog.com
© 2004 Analog Devices, Inc. All rights reserved.
AD5426/AD5432/AD5443–SPECIFICATIONS1
(VDD = 3 V to 5.5 V, VREF = 10 V, IOUTx = O V. All specifications TMIN to TMAX, unless otherwise noted. DC performance measured with OP177, AC
performance with AD8038, unless otherwise noted.)
Parameter
Min
Typ Max
Unit
Conditions
STATIC PERFORMANCE
AD5426
Resolution
8
Bits
Relative Accuracy
Differential Nonlinearity
AD5432
0.25 LSB
0.5
LSB
Guaranteed monotonic
Guaranteed monotonic
Guaranteed monotonic
Resolution
10
Bits
Relative Accuracy
Differential Nonlinearity
AD5443
0.5
1
LSB
LSB
Resolution
12
Bits
Relative Accuracy
Differential Nonlinearity
Gain Error
1
LSB
–1/+2 LSB
10
mV
Gain Error Temperature Coefficient2
Output Leakage Current
5
ppm FSR/°C
nA
nA
5
25
Data = 0x0000, TA = 25°C, IOUT
Data = 0x0000, IOUT
REFERENCE INPUT2
Reference Input Range
VREF Input Resistance
RFB Resistance
Input Capacitance
Code All 0s
10
10
10
V
kΩ
kΩ
8
8
12
12
Input resistance TC = –50 ppm/°C
Input resistance TC = –50 ppm/°C
3
5
6
8
pF
pF
Code All 1s
DIGITAL INPUTS/OUTPUT2
Input High Voltage, VIH
Input Low Voltage, VIL
Input Leakage Current, IIL
Input Capacitance
1.7
V
V
A
pF
0.6
2
10
4
VDD = 4.5 V to 5.5 V
Output Low Voltage, VOL
Output High Voltage, VOH
VDD = 3 V to 3.6 V
Output Low Voltage, VOL
Output High Voltage, VOH
0.4
0.4
V
V
ISINK = 200 A
ISOURCE = 200 A
VDD – 1
V
V
ISINK = 200 A
ISOURCE = 200 A
VDD – 0.5
DYNAMIC PERFORMANCE2
Reference Multiplying Bandwidth
Output Voltage Settling Time
AD5426
AD5432
AD5443
Digital Delay
10% to 90% Rise/Fall Time
Digital-to-Analog Glitch Impulse
Multiplying Feedthrough Error
10
MHz
VREF = 3.5 V; DAC loaded all 1s
VREF = 10 V; RLOAD = 100 Ω, CLOAD = 15 pF
Measured to 16 mV of full scale
Measured to 4 mV of full scale
Measured to 1 mV of full scale
Interface Delay Time
Rise and fall time, VREF = 10 V, RLOAD = 100 Ω
1 LSB change around major carry, VREF = 0 V
DAC latch loaded with all 0s. VREF
50
55
90
40
15
2
100
110
160
75
ns
ns
ns
ns
ns
nV-s
30
= 3.5 V
70
48
dB
dB
1 MHz
10 MHz
Output Capacitance
IOUT
2
22
10
12
25
0.1
25
12
17
30
pF
pF
pF
pF
All 0s loaded
All 1s loaded
All 0s loaded
All 1s loaded
Feedthrough to DAC output with SYNC high and
alternate loading of all 0s and all 1s
IOUT
1
Digital Feedthrough
nV-s
Total Harmonic Distortion
Digital THD Clock = 1 MHz
50 kHz fOUT
–81
dB
VREF = 3.5 V pk-pk; all 1s loaded, f = 1 kHz
73
25
dB
nV/√Hz
Output Noise Spectral Density
@ 1 kHz
–2–
REV. 0
AD5426/AD5432/AD5443
Parameter
Min
Typ
Max
Unit
Conditions
SFDR Performance (Wide Band)
Clock = 10 MHz
AD5443, 4096 codes VREF = 3.5 V
50 kHz fOUT
20 kHz fOUT
75
76
dB
dB
SFDR Performance (Narrow Band)
Clock = 1 MHz
50 kHz fOUT
20 kHz fOUT
87
87
dB
dB
Intermodulation Distortion
Clock = 1 MHz
f1 = 20 kHz, f2 = 25 kHz
78
dB
POWER REQUIREMENTS
Power Supply Range
IDD
3.0
5.5
5
V
A
0.4
Logic inputs = 0 V or VDD
0.6
A
TA = 25°C, logic inputs = 0 V or VDD
NOTES
1Temperature range is as follows: Y version: –40°C to +125°C.
2Guaranteed by design and characterization, not subject to production test.
Specifications subject to change without notice.
REV. 0
–3–
AD5426/AD5432/AD5443
TIMING CHARACTERISTICS1
(VDD = 3 V to 5.5 V, VREF = 10 V, IOUT2 = O V. All specifications TMIN to TMAX, unless otherwise noted.)
Parameter
3.0 V to 5.5 V
4.5 V to 5.5 V
Unit
Conditions/Comments
fSCLK
t1
t2
50
20
8
8
13
5
3
5
30
80
120
50
20
8
8
13
5
3
5
30
45
65
MHz max
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns typ
Max clock frequency
SCLK cycle time
SCLK high time
SCLK low time
SYNC falling edge to SCLK active edge setup time
Data setup time
Data hold time
SYNC rising edge to SCLK active edge
Minimum SYNC high time
SCLK active edge to SDO valid
t32
t4
t5
t6
t7
t83
t9
ns max
NOTES
1See Figures 1 and 2. Temperature range is as follows: Y version: –40°C to +125°C. Guaranteed by design and characterization, not subject to production test.
All input signals are specified with tr = tf = 1 ns (10% to 90% of VDD) and timed from a voltage level of (VIL + VIH)/2.
2Falling or rising edge as determined by control bits of serial word.
3Daisy-chain and readback modes cannot operate at max clock frequency. SDO timing specifications measured with load circuit as shown in Figure 3.
Specifications subject to change without notice.
t1
SCLK
t2
t3
t8
t7
t4
SYNC
t6
t5
DIN
DB15
DB0
ALTERNATIVELY, DATA MAY BE CLOCKED INTO INPUT SHIFT REGISTER ON RISING EDGE OF
SCLK AS DETERMINED BY CONTROL BITS. TIMING AS PER ABOVE, WITH SCLK INVERTED.
Figure 1. Standalone Mode Timing Diagram
t1
SCLK
t2
t3
t7
t8
t4
SYNC
t6
t5
SDIN
SDO
DB15
(N+1)
DB15 (N)
DB0 (N)
t9
DB0 (N+1)
DB0(N)
DB15(N)
ALTERNATiVELY, DATA MAY BE CLOCKED INTO INPUT SHIFT REGISTER ON RISING EDGE OF SCLK AS
DETERMINED BY CONTROL BITS. IN THIS CASE, DATA WOULD BE CLOCKED OUT OF SDO ON FALLING
EDGE OF SCLK. TIMING AS PER ABOVE, WITH SCLK INVERTED.
Figure 2. Daisy-chain and Readback Modes Timing Diagram
–4–
REV. 0
AD5426/AD5432/AD5443
ABSOLUTE MAXIMUM RATINGS1, 2
(TA = 25°C, unless otherwise noted.)
I
200A
OL
VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
VREF, RFB to GND . . . . . . . . . . . . . . . . . . . . . . –12 V to +12 V
IOUT1, IOUT2 to GND . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
Logic Inputs and Output3 . . . . . . . . . . . –0.3 V to VDD + 0.3 V
Operating Temperature Range
TO
OUTPUT
PIN
V
+ V
2
OH (MIN)
OL (MAX)
C
20pF
L
I
200A
OH
Extended Industrial (Y Version) . . . . . . . . –40°C to +125°C
Storage Temperature Range . . . . . . . . . . . . . –65°C to +150°C
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . 150°C
10-lead MSOP θJA Thermal Impedance . . . . . . . . . . . 206°C/W
Lead Temperature, Soldering (10 seconds) . . . . . . . . . . 300°C
IR Reflow, Peak Temperature (<20 seconds) . . . . . . . . 235°C
Figure 3. Load Circuit for SDO Timing Specifications
NOTES
1 Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. This is a stress rating only and functional operation of
the device at these or any other conditions above those listed in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability. Only one absolute
maximum rating may be applied at any one time.
2 Transient currents of up to 100 mA will not cause SCR latchup.
3 Overvoltages at SCLK, SYNC, and DIN, will be clamped by internal diodes.
ORDERING GUIDE
Resolution
(Bit)
INL
Package
Package
Option
Model
(LSB) Temperature Range Description
Branding
AD5426YRM
8
8
8
10
10
10
12
12
12
0.25
0.25
0.25
0.5
0.5
0.5
1
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
–40°C to +125°C
MSOP
MSOP
MSOP
MSOP
MSOP
MSOP
MSOP
MSOP
D1Q
D1Q
D1Q
D1R
D1R
D1R
D1S
D1S
D1S
RM-10
RM-10
RM-10
RM-10
RM-10
RM-10
RM-10
RM-10
RM-10
AD5426YRM-REEL
AD5426YRM-REEL7
AD5432YRM
AD5432YRM-REEL
AD5432YRM-REEL7
AD5443YRM
AD5443YRM-REEL
AD5443YRM-REEL7
EVAL-AD5426EB
EVAL-AD5432EB
EVAL-AD5443EB
1
1
MSOP
Evaluation Kit
Evaluation Kit
Evaluation Kit
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection. Although the
AD5426/AD5432/AD5443 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions
are recommended to avoid performance degradation or loss of functionality.
REV. 0
–5–
AD5426/AD5432/AD5443
PIN CONFIGURATION
I
1
2
1
2
3
4
5
10
9
R
FB
OUT
I
V
REF
OUT
AD5426/
AD5432/
AD5443
GND
8
V
DD
SCLK
SDIN
7
SDO
(Not to Scale)
6
SYNC
PIN FUNCTION DESCRIPTIONS
Pin No. Mnemonic Function
1
2
3
4
I
I
OUT1
OUT2
DAC Current Output.
DAC Analog Ground. This pin should normally be tied to the analog ground of the system.
Ground Pin.
GND
SCLK
Serial Clock Input. By default, data is clocked into the input shift register on the falling edge of the serial
clock input. Alternatively, by means of the serial control bits, the device may be configured such that data is
clocked into the shift register on the rising edge of SCLK.
5
6
SDIN
Serial Data Input. Data is clocked into the 16-bit input register on the active edge of the serial clock input.
By default, on power-up, data is clocked into the shift register on the falling edge of SCLK. The control bits
allow the user to change the active edge to rising edge.
SYNC
Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes
low, it powers on the SCLK and DIN buffers, and the input shift register is enabled. Data is loaded to the
shift register on the active edge of the following clocks (power-on default is falling clock edge). In standalone
mode, the serial interface counts clocks and data is latched to the shift register on the 16th active clock edge.
7
SDO
Serial Data Output. This allows a number of parts to be daisy-chained. By default, data is clocked into the
shift register on the falling edge and out via SDO on the rising edge of SCLK. Data will always be clocked
out on the alternate edge to loading data to the shift register. Writing the Readback control word to the
shift register makes the DAC register contents available for readback on the SDO pin, clocked out on the
opposite edges to the active clock edge.
8
VDD
VREF
RFB
Positive Power Supply Input. These parts can be operated from a supply of 3 V to 5.5 V.
DAC Reference Voltage Input.
9
10
DAC Feedback Resistor pin. Establish voltage output for the DAC by connecting to external amplifier output.
–6–
REV. 0
Typical Performance Characteristics–AD5426/AD5432/AD5443
0.20
0.15
0.10
0.05
0
1.0
0.5
T
V
V
= 25؇C
T
V
V
= 25؇C
T = 25؇C
A
A
A
0.8
0.4
= 10V
= 5V
= 10V
= 5V
V
= 10V
REF
REF
REF
V
= 5V
DD
DD
DD
0.6
0.3
0.4
0.2
0.2
0.1
0
0
–0.2
–0.4
–0.6
–0.8
–1.0
–0.1
–0.2
–0.3
–0.4
–0.5
–0.05
–0.10
–0.15
–0.20
0
50
100
CODE
150
200
250
0
200
400 600
CODE
800
1000
0
500 1000 1500 2000 2500 3000 3500 4000
CODE
TPC 1. INL vs. Code (8-Bit DAC)
TPC 2. INL vs. Code (10-Bit DAC)
TPC 3. INL vs. Code (12-Bit DAC)
0.20
1.0
0.5
T
V
V
= 25؇C
T
V
V
T
V
V
A
A
A
0.8
0.6
0.4
0.3
= 10V
= 5V
0.15
0.10
0.05
0
REF
DD
0.4
0.2
0.2
0.1
0
0
–0.2
–0.4
–0.6
–0.8
–1.0
–0.1
–0.2
–0.3
–0.4
–0.5
–0.05
–0.10
–0.15
–0.20
0
500 1000 1500 2000 2500 3000 3500 4000
CODE
0
200
400
600
CODE
800
1000
0
50
100
150
CODE
200
250
TPC 4. DNL vs. Code (8-Bit DAC)
TPC 5. DNL vs. Code (10-Bit DAC)
TPC 6. DNL vs. Code (12-Bit DAC)
0.6
0.5
–0.40
5
4
T
V
V
= 25؇C
A
= 10V
= 5V
REF
DD
–0.45
–0.50
–0.55
–0.60
–0.65
–0.70
3
2
V
= 5V
= 3V
0.4
DD
AD5443
MAX INL
0.3
1
0.2
T
V
V
= 25؇C
A
0
= 10V
= 5V
0.1
0
REF
DD
–1
–2
–3
–4
–5
V
DD
AD5443
MIN INL
MIN DNL
–0.1
–0.2
–0.3
V
= 10V
REF
2
3
4
5
6
7
8
9
10
2
3
4
5
6
7
8
9
10
–60 –40 –20
0
20 40 60 80 100 120 140
REFERENCE VOLTAGE
REFERENCE VOLTAGE
TEMPERATURE (؇C)
TPC 7. INL vs. Reference Voltage
TPC 8. DNL vs. Reference Voltage
TPC 9. Gain Error vs. Temperature
REV. 0
–7–
AD5426/AD5432/AD5443
0.5
0.4
2.0
4
3
T
V
V
= 25؇C
T
V
V
= 25؇C
A
A
MAX DNL
= 2.5V
= 3V
1.5
= 0V
REF
REF
= 3V AND 5V
DD
T
V
V
= 25؇C
0.3
DD
A
2
AD5443
= 0V
= 3V
1.0
0.5
MAX INL
REF
GAIN ERROR
MAX INL
MAX DNL
0.2
DD
1
AD5443
0.1
0
0
0
MIN DNL
–1
–2
–3
–4
–5
–0.1
–0.2
–0.3
–0.4
–0.5
OFFSET ERROR
–0.5
–1.0
–1.5
–2.0
MIN INL
MIN DNL
MIN INL
0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5
(V)
0
0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0
(V)
0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5
(V)
V
V
BIAS
V
BIAS
BIAS
TPC 10. Linearity vs. VBIAS
Voltage Applied to IOUT2
TPC 12. Gain and Offset Errors vs.
TPC 11. Linearity vs. VBIAS
Voltage Applied to IOUT2
V
BIAS Voltage Applied to IOUT2
4
0.5
3
2
T
V
V
= 25؇C
A
MAX INL
= 2.5V
= 5V
0.4
0.3
3
2
REF
DD
AD5443
MAX DNL
GAIN ERROR
0.2
T
V
V
= 25؇C
A
1
1
= 0V
= 5V
REF
0.1
DD
0
MAX DNL
AD5443
0
0
MAX INL
MIN DNL
–1
–2
–3
–4
–5
–0.1
–0.2
–0.3
–0.4
–0.5
OFFSET ERROR
–1
–2
–3
MIN INL
T
V
V
= 25؇C
A
= 2.5V
REF
= 3V AND 5V
MIN DNL
1.5
MIN INL
DD
0
0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0
(V)
0.5
1.0
1.5
2.0
0.5
1.0
2.0
2.5
V
(V)
BIAS
V
BIAS
V
(V)
BIAS
TPC 15. Linearity vs. VBIAS
Voltage Applied to IOUT2
TPC 14. Linearity vs. VBIAS
Voltage Applied to IOUT2
TPC 13. Gain and Offset Errors
vs. VBIAS Voltage Applied to IOUT2
0.7
0.6
0.5
0.50
0.45
0.40
0.35
0.30
0.25
0.20
0.15
0.10
0.05
0
1.6
1.4
1.2
1.0
0.8
0.6
0.4
0.2
0
T
= 25؇C
A
V
= 5V
DD
I
V
5V
V
= 5V
OUT1 DD
DD
ALL 0s
ALL 1s
0.4
0.3
0.2
0.1
0
T
= 25؇C
V
= 3V
DD
A
ALL 1s
ALL 0s
I
V
3V
OUT1 DD
V
= 3V
DD
–40
–60
–20
0
20 40 60 80 100 120 140
C)
0
1
2
3
4
5
–40 –20
0
20 40 60 80 100 120
TEMPERATURE ( C)
INPUT VOLTAGE (V)
TEMPERATURE (
؇
؇
TPC 16. Supply Current vs.
Logic Input Voltage, SYNC
(SCLK, DATA = 0)
TPC 17. IOUT1 Leakage Current
vs. Temperature
TPC 18. Supply Current vs.
Temperature
–8–
REV. 0
AD5426/AD5432/AD5443
3.5
3.0
2.5
2.0
1.5
1.0
0.5
0
6
0
–6
0.2
T
= 25؇C
ALL ON
DB11
DB10
DB9
A
T
= 25؇C
LOADING
ZS TO FS
A
AD5443
LOADING 010101010101
–12
–18
–24
–30
–36
–42
–48
–54
–60
–66
–72
–78
–84
–90
–96
–102
0
–0.2
–0.4
DB8
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
V
= 5V
CC
T
V
= 25؇C
A
T
V
= 25؇C
A
= 5V
DD
= 5V
–0.6
–0.8
DD
V
= 3V
V
= ؎3.5V
INPUT
= 1.8pF
CC
V
C
= ؎3.5V
REF
REF
= 1.8pF
ALL OFF
COMP
C
COMP
AD8038 AMPLIFIER
AD8038 AMPLIFIER
1
10 100 1k 10k 100k 1M 10M 100M
FREQUENCY (Hz)
1
10 100 1k 10k 100k 1M 10M 100M
FREQUENCY (Hz)
1
10 100 1k 10k 100k 1M 10M 100M
FREQUENCY (Hz)
TPC 19. Supply Current vs.
Update Rate
TPC 20. Reference Multiplying
Bandwidth vs. Frequency and Code
TPC 21. Reference Multiplying
Bandwidth—All Ones Loaded
3.00
0.00
0.060
–1.700
–1.710
–1.720
–1.730
–1.740
–1.750
–1.760
T
V
= 25
= 5V
؇
C
VDD 5V, 0V REF
NRG = 2.049nVs
T
V
= 25؇C
V
5V, 3.5V REF
A
TA = 25؇C
REF = 3.5V
AD8038 AMP
COMP = 1.8pF
AD5443
A
DD
DD
AD8038 AMPLIFIER
= 0V
V
REF
NRG = 1.184nVs
7FFH TO 800H
0.050
0.040
0.030
0.020
0.010
0.000
–0.010
–0.020
7FFH TO 800H
AD8038 AMP
= 1.8pF
C
C
COMP
AD5443
VDD 3V, 0V REF
NRG = 0.088nVs
800H TO 7FFH
V
3V, 3.5V REF
NRG = 1.433nVs
7FFH TO 800H
DD
–3.00
–6.00
–9.00
VDD 3V, 0V REF
NRG = 1.877nVs
7FFH TO 800H
V
3V, 3.5V REF
NRG = 0.647nVs
800H TO 7FFH
DD
V
V
V
V
V
=
=
=
=
=
؎
؎
؎
؎
؎
2V, AD8038 C 1.47pF
C
REF
REF
REF
REF
REF
2V, AD8038 C 1pF
VDD 5V, 0V REF
NRG = 0.119nVs,
800H TO 7FFH
C
0.15V, AD8038 C 1pF
C
0.15V, AD8038 C 1.47pF
VDD 5V, 3.5V REF, NRG = 0.364nVs,
800H TO 7FFH
C
3.51V, AD8038 C 1.8pF
C
10k
100k
1M
10M
100M
0
50
100
150
200
250
300
250
300
0
50
100
150
200
FREQUENCY (Hz)
TIME (ns)
TIME (ns)
TPC 23. Midscale Transition
VREF = 0 V
TPC 24. Midscale Transition
VREF = 3.5 V
TPC 22. Reference Multiplying
Bandwidth vs. Frequency and
Compensation Capacitor
–60
–65
–70
–75
–80
–85
–90
0.7
0.6
0.5
0.4
0.3
0.2
0.1
0
20
T
V
V
= 25؇C
A
T
V
= 25؇C
A
= 3V
DD
= 3V
DD
ALL 1s
ALL 0s
= 3.5V p-p
0
–20
REF
AMP = AD8038
V
= 5V
–40
DD
–60
FULL SCALE
ZERO SCALE
–80
V
= 3V
–100
–120
DD
1
10
100
1k
10k 100k
1M
120
–40 –20
0
20 40 60 80 100
1
10
100
1k
10k 100k 1M 10M
FREQUENCY (Hz)
FREQUENCY (Hz)
TEMPERATURE (؇C)
TPC 27. Supply Current
vs. Temperature
TPC 26. THD and Noise vs.
Frequency
TPC 25. Power Supply Rejection vs.
Frequency
REV. 0
–9–
AD5426/AD5432/AD5443
100
80
60
40
20
0
80
60
40
20
0
1.8
T
= 25؇C
A
MCLK = 500kHz
1.6
1.4
1.2
1.0
0.8
0.6
0.4
0.2
0
MCLK = 200kHz
MCLK = 1MHz
V
IH
MCLK = 1MHz
MCLK = 200kHz
MCLK = 500kHz
V
IL
T
V
= 25؇C
T
= 25؇C
A
A
= 3.5V
V
= 3.5V
REF
REF
AD8038 AMP
AD5443
AD8038 AMP
AD5426
0
10
20
30
40
50
0
10
20
30
40
50
2.5
3.0
3.5
4.0
4.5
5.0
5.5
fOUT (kHz)
fOUT (kHz)
VOLTAGE (V)
TPC 29. Wideband SFDR vs.
OUT Frequency (AD5443)
TPC 28. Threshold Voltages
vs. Supply Voltage
TPC 30. Wideband SFDR vs.
OUT Frequency (AD5426)
f
f
0
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
0
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
0
T
V
= 25؇C
T
V
= 25؇C
A
T = 25؇C
A
A
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
= 3.5V
= 3.5V
REF
V
= 3.5V
REF
REF
AD8038 AMP
AD5443
AD8038 AMP
AD5443
AD8038 AMP
AD5443
0
50 100 150 200 250 300
350 400 450 500
FREQUENCY (Hz)
0
50 100 150 200 250 300
350 400 450 500
FREQUENCY (Hz)
25 30 35 40 45 50 55
60 65 70 75
FREQUENCY (Hz)
TPC 32. Wideband SFDR
fOUT = 20 kHz, Update = 1 MHz
TPC 31. Wideband SFDR
fOUT = 50 kHz, Update = 1 MHz
TPC 33. Narrowband ( 50%)
SFDR fOUT = 50 kHz,
Update = 1 MHz
0
0
T
V
= 25؇C
T
V
= 25؇C
A
A
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
= 3.5V
= 3.5V
REF
REF
AD8038 AMP
AD5443
AD8038 AMP
AD5443
10
15
20
25
30
35
10 12 14 16 18 20 22
24 26 28 30
FREQUENCY (Hz)
FREQUENCY (Hz)
TPC 34. Narrowband ( 50%)
SFDR fOUT = 20 kHz,
Update = 1 MHz
TPC 35. Narrowband ( 50%)
IMD, fOUT = 20 kHz, 25 kHz,
Update = 1 MHz
–10–
REV. 0
AD5426/AD5432/AD5443
TERMINOLOGY
Digital Feedthrough
Relative Accuracy
When the device is not selected, high frequency logic activity on
the device digital inputs may be capacitively coupled through the
device to show up as noise on the IOUT pins and subsequently
into the following circuitry. This noise is digital feedthrough.
Relative accuracy or endpoint nonlinearity is a measure of the
maximum deviation from a straight line passing through the
endpoints of the DAC transfer function. It is measured after
adjusting for 0 and full scale and is normally expressed in LSBs
or as a percentage of full-scale reading.
Multiplying Feedthrough Error
This is the error due to capacitive feedthrough from the DAC
reference input to the DAC IOUT1 terminal, when all 0s are
loaded to the DAC.
Differential Nonlinearity
Differential nonlinearity is the difference between the measured
change and the ideal 1 LSB change between any two adjacent
codes. A specified differential nonlinearity of –1 LSB max over
the operating temperature range ensures monotonicity.
Total Harmonic Distortion (THD)
The DAC is driven by an ac reference. The ratio of the rms
sum of the harmonics of the DAC output to the fundamental
value is the THD. Usually only the lower order harmonics are
included, such as second to fifth.
Gain Error
Gain error or full-scale error is a measure of the output error
between an ideal DAC and the actual device output. For these
DACs, ideal maximum output is VREF – 1 LSB. Gain error of
the DACs is adjustable to 0 with external resistance.
V22 +V32 +V4 +V52
2
(
)
THD = 20log
V
1
Output Leakage Current
Digital Intermodulation Distortion
Output leakage current is current that flows in the DAC ladder
switches when these are turned off. For the IOUT1 terminal, it
can be measured by loading all 0s to the DAC and measuring
the IOUT1 current. Minimum current will flow in the IOUT2 line
when the DAC is loaded with all 1s.
Second-order intermodulation distortion (IMD) measurements
are the relative magnitude of the fa and fb tones generated digi-
tally by the DAC and the second-order products at 2fa – fb and
2fb – fa.
Spurious-Free Dynamic Range (SFDR)
Output Capacitance
It is the usable dynamic range of a DAC before spurious noise
interferes or distorts the fundamental signal. SFDR is the mea-
sure of difference in amplitude between the fundamental and
the largest harmonically or nonharmonically related spur from
dc to full Nyquist bandwidth (half the DAC sampling rate, or
fS/2). Narrow band SFDR is a measure of SFDR over an arbi-
trary window size, in this case 50% of the fundamental. Digital
SFDR is a measure of the usable dynamic range of the DAC
when the signal is digitally generated sine wave.
Capacitance from IOUT1 or IOUT2 to AGND.
Output Current Settling Time
This is the amount of time it takes for the output to settle to a
specified level for a full scale input change. For these devices, it
is specified with a 100 Ω resistor to ground.
The settling time specification includes the digital delay from
SYNC rising edge to the full-scale output charge.
Digital to Analog Glitch Impulse
The amount of charge injected from the digital inputs to the
analog output when the inputs change state. This is normally
specified as the area of the glitch in either pA-secs or nV-secs
depending upon whether the glitch is measured as a current or
voltage signal.
REV. 0
–11–
AD5426/AD5432/AD5443
DAC SECTION
Low Power Serial Interface
The AD5426, AD5432, and AD5443 are 8-, 10-, and 12-bit cur-
rent output DACs consisting of a standard inverting R-2R ladder
configuration. A simplified diagram for the 8-bit AD54246 is
shown in Figure 4. The feedback resistor RFB has a value of R.
The value of R is typically 10 kΩ (minimum 8 kΩ and maximum
12 kΩ). If IOUT1 and IOUT2 are kept at the same potential, a con-
stant current flows in each ladder leg, regardless of digital input
code. Therefore, the input resistance presented at VREF is always
constant and nominally of value R. The DAC output (IOUT) is
code-dependent, producing various resistances and capacitances.
External amplifier choice should take into account the variation
in impedance generated by the DAC on the amplifiers inverting
input node.
To minimize the power consumption of the device, the interface
powers up fully only when the device is being written to, i.e., on
the falling edge of SYNC. The SCLK and DIN input buffers are
powered down on the rising edge of SYNC.
DAC Control Bits C3 to C0
Control Bits C3 to C0 allow control of various functions of the
DAC as seen in Table I. Default settings of the DAC on power
on are as follows:
Data clocked into shift register on falling clock edges; daisy-chain
mode is enabled. Device powers on with zero-scale load to the
DAC register and IOUT lines.
The DAC control bits allow the user to adjust certain features
on power-on, for example, daisy-chaining may be disabled if not
in use, active clock edge may be changed to rising edge, and DAC
output may be cleared to either zero or midscale. The user may
also initiate a readback of the DAC register contents for verifi-
cation purposes.
R
R
R
V
REF
2R
S1
2R
S2
2R
S3
2R
S8
2R
R
R
A
FB
I
1
OUT
I
2
OUT
DAC DATA LATCHES
AND DRIVERS
Table I. DAC Control Bits
C3 C2 C1 C0 Function Implemented
Figure 4. Simplified Ladder
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
No Operation (Power-On Default)
Load and Update
Initiate Readback
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Daisy-chain Disable
Clock Data to Shift Register On Rising Edge
Clear DAC Output to Zero
Clear DAC Output to Midscale
Reserved
Reserved
Reserved
Access is provided to the VREF, RFB, IOUT1, and IOUT2 terminals
of the DAC, making the device extremely versatile and allowing
it to be configured in several different operating modes, for
example, to provide a unipolar output, 4-quadrant multiplica-
tion in bipolar mode, or in single-supply modes of operation.
Note that a matching switch is used in series with the internal
RFB feedback resistor. If users attempt to measure RFB, power
must be applied to VDD to achieve continuity.
SERIAL INTERFACE
The AD5426/AD5432/AD5443 have an easy to use 3-wire inter-
face that is compatible with SPI/QSPI/MICROWIRE and DSP
interface standards. Data is written to the device in 16 bit words.
This 16-bit word consists of 4 control bits and either 8, 10, or
12 data bits as shown in Figure 5. The AD5443 uses all 12 bits of
DAC data. The AD5432 uses 10 bits and ignores the 2 LSBs,
while the AD5426 uses 8 bits and ignores the last 4 bits.
DB15 (MSB)
DB0 (LSB)
C3
C2
C1
C0 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
DATA BITS
X
X
X
X
CONTROL BITS
Figure 5a. AD5426 8-Bit Input Shift Register Contents
DB15 (MSB)
C3 C2
CONTROL BITS
DB0 (LSB)
C1
C0 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
DATA BITS
X
X
Figure 5b. AD5432 10-Bit Input Shift Register Contents
DB15 (MSB)
C3 C2
CONTROL BITS
DB0 (LSB)
DB1 DB0
DB3 DB2
C1
C0
DB9 DB8 DB7 DB6 DB5 DB4
DATA BITS
DB11 DB10
Figure 5c. AD5443 12-Bit Input Shift Register Contents
–12–
REV. 0
AD5426/AD5432/AD5443
SYNC Function
These DACs are designed to operate with either negative or
positive reference voltages. The VDD power pin is used by
only the internal digital logic to drive the DAC switches’ on
and off states.
SYNC is an edge-triggered input that acts as a frame synchroni-
zation signal and chip enable. Data can be transferred into the
device only while SYNC is low. To start the serial data transfer,
SYNC should be taken low observing the minimum SYNC
falling to SCLK falling edge setup time, t4.
These DACs are also designed to accommodate ac reference
input signals in the range of –10 V to +10 V.
Daisy-Chain Mode
V
DD
Daisy-chain is the default power-on mode. To disable the daisy-
chain function, write 1001 to control word. In daisy-chain mode
the internal gating on SCLK is disabled. The SCLK is continuously
applied to the input shift register when SYNC is low. If more
than 16 clock pulses are applied, the data ripples out of the shift
register and appears on the SDO line. This data is clocked out on
the rising edge of SCLK (this is the default, use the control word
to change the active edge) and is valid for the next device on the
falling edge (default). By connecting this line to the DIN input on
the next device in the chain, a multidevice interface is constructed.
16 clock pulses are required for each device in the system. There-
fore, the total number of clock cycles must equal 16N where N is
the total number of devices in the chain. See the timing diagram
in Figure 3.
R2
C1
V
R
DD
FB
I
1
OUT
AD5426/
AD5432/AD5443
V
A1
REF
V
REF
R1
I
2
V
=
OUT
OUT
0 TO –V
REF
SCLK SDIN GND
SYNC
AGND
MICROCONTROLLER
NOTES
1. R1 AND R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED.
2. C1 PHASE COMPENSATION (1pF – 2pF) MAY BE REQUIRED
IF A1 IS A HIGH SPEED AMPLIFIER.
Figure 6. Unipolar Operation
When the serial transfer to all devices is complete, SYNC should
be taken high. This prevents any further data being clocked into
the input shift register. A burst clock containing the exact number
of clock cycles may be used and SYNC taken high some time
later. After the rising edge of SYNC, data is automatically trans-
ferred from each device’s input shift register to the addressed DAC.
With a fixed 10 V reference, the circuit shown in Figure 6 will
give a unipolar 0 V to –10 V output voltage swing. When VIN
is an ac signal, the circuit performs 2-quadrant multiplication.
Table II shows the relationship between digital code and expected
output voltage for unipolar operation (AD5426, 8-bit device).
When control bits = 0000, the device is in No Operation mode.
This may be useful in daisy-chain applications where the user
does not want to change the settings of a particular DAC in the
chain. Simply write 0000 to the control bits for that DAC and
the following data bits will be ignored.
Table II. Unipolar Code Table
Digital Input
Analog Output (V)
1111 1111
1000 0000
0000 0001
0000 0000
–VREF (255/256)
–VREF (128/256) = –VREF/2
–VREF (1/256)
Standalone Mode
After power-on, write 1001 to control word to disable daisy-chain
mode. The first falling edge of SYNC resets a counter that counts
the number of serial clocks to ensure the correct number of bits
are shifted in and out of the serial shift registers. A rising edge on
SYNC during a write causes the write cycle to be aborted.
–VREF (0/256) = 0
Bipolar Operation
In some applications, it may be necessary to generate full
4-quadrant multiplying operation or a bipolar output swing.
This can be easily accomplished by using another external
amplifier and some external resistors as shown in Figure 7. In
this circuit, the second amplifier A2 provides a gain of 2. Bias-
ing the external amplifier with an offset from the reference
voltage results in full 4-quadrant multiplying operation. The
transfer function of this circuit shows that both negative and
positive output voltages are created as the input data (D) is
incremented from code zero (VOUT = –VREF) to midscale
(VOUT = 0 V ) to full scale (VOUT = +VREF).
After the falling edge of the 16th SCLK pulse, data will automati-
cally be transferred from the input shift register to the DAC. For
another serial transfer to take place, the counter must be reset by
the falling edge of SYNC.
CIRCUIT OPERATION
Unipolar Mode
Using a single op amp, these devices can easily be configured to
provide 2-quadrant multiplying operation or a unipolar output
voltage swing as shown in Figure 6.
D
When an output amplifier is connected in unipolar mode, the
output voltage is given by
VOUT = V
×
–V
REF
REF
2n–1
D
2n
where D is the fractional representation of the digital word
loaded to the DAC and n is the resolution of the DAC.
VOUT = –VREF
×
where D is the fractional representation of the digital word
loaded to the DAC, and n is the number of bits.
D = 0 to 255 (8-bit AD5426)
= 0 to 1023 (10-bit AD5432)
= 0 to 4095 (12-bit AD5443)
D = 0 to 255 (8-bit AD5426)
= 0 to 1023 (10-bit AD5432)
= 0 to 4095 (12-bit AD5443)
When VIN is an ac signal, the circuit performs 4-quadrant
multiplication.
Note that the output voltage polarity is opposite to the VREF
polarity for dc reference voltages.
REV. 0
–13–
AD5426/AD5432/AD5443
R3
10k⍀
V
DD
R2
C1
R5
20k⍀
V
R
FB
DD
R4
10k⍀
R1
I
1
OUT
AD5426/
AD5432/AD5443
V
REF
V
A1
REF
؎10V
I
2
A2
OUT
V
–V
=
REF
OUT
SCLK SDIN
GND
SYNC
to +V
REF
AGND
MICROCONTROLLER
NOTES
1. R1 AND R2 ARE USED ONLY IF GAIN ADJUSTMENT IS REQUIRED.
ADJUST R1 FOR V = 0 V WITH CODE 10000000 LOADED TO DAC.
OUT
2. MATCHING AND TRACKING IS ESSENTIAL FOR RESISTOR PAIRS R3 AND R4.
3. C1 PHASE COMPENSATION (1pF–2pF) MAY BE REQUIRED IF A1/A2 IS
A HIGH SPEED AMPLIFIER.
Figure 7. Bipolar Operation
V
Table III shows the relationship between digital code and the
expected output voltage for bipolar operation (AD5426, 8-bit
device).
DD
C1
R
V
FB
DD
I
1
OUT
Table III. Bipolar Code Table
V
IN
V
REF
A1
I
2
OUT
V
OUT
Digital Input
Analog Output (V)
GND
1111 1111
1000 0000
0000 0001
0000 0000
+VREF (127/128)
0
–VREF (127/128)
–VREF (128/128)
A2
V
BIAS
Stability
NOTES
1. ADDITIONAL PINS OMITTED FOR CLARITY
2. C1 PHASE COMPENSATION (1pF–2pF) MAY BE REQUIRED
IF A1 IS A HIGH SPEED AMPLIFIER.
In the I-to-V configuration, the IOUT of the DAC and the invert-
ing node of the op amp must be connected as close as possible,
and proper PCB layout techniques must be employed. Since
every code change corresponds to a step function, gain peaking
may occur if the op amp has limited GBP and there is excessive
parasitic capacitance at the inverting node. This parasitic capaci-
tance introduces a pole into the open-loop response which can
cause ringing or instability in closed-loop applications.
Figure 8. Single-Supply Current Mode Operation
In this configuration, the output voltage is given by
VOUT = D × R RDAC × V
−VIN +V
(
)
(
)
}
{
FB
BIAS
BIAS
An optional compensation capacitor, C1 can be added in parallel with
RFB for stability as shown in Figures 6 and 7. Too small a value of
C1 can produce ringing at the output, while too large a value can
adversely affect the settling time. C1 should be found empirically
but 1 pF to 2 pF is generally adequate for compensation.
As D varies from 0 to 255 (AD5426), 1023 (AD5432) or 4095
(AD5443), the output voltage varies from
VOUT =VBIAS to VOUT = 2 VBIAS −VIN
VBIAS should be a low impedance source capable of sinking and
sourcing all possible variations in current at the IOUT2 terminal
without any problems.
SINGLE-SUPPLY APPLICATIONS
Current Mode Operation
These DACs are specified and tested to guarantee operation in
single-supply applications. Figure 8 shows a typical circuit for
operation with a single 3.0 V to 5 V supply. In the current mode
circuit of Figure 8, IOUT2 and hence IOUT1 is biased positive by
It is important to note that VIN is limited to low voltages because
the switches in the DAC ladder no longer have the same source-
drain drive voltage. As a result, their on resistance differs, which
degrades the linearity of the DAC. See TPCs 10 to 15.
an amount applied to VBIAS
.
–14–
REV. 0
AD5426/AD5432/AD5443
Voltage Switching Mode of Operation
resistors of the DAC. Simply placing a resistor in series with the
RFB resistor will causing mismatches in the temperature coefficients,
resulting in larger gain temperature coefficient errors. Instead, the
circuit of Figure 11 is a recommended method of increasing the
gain of the circuit. R1, R2, and R3 should all have similar temper-
ature coefficients, but they need not match the temperature
coefficients of the DAC. This approach is recommended in circuits
where gains of great than 1 are required.
Figure 9 shows these DACs operating in the voltage-switching
mode. The reference voltage, VIN, is applied to the IOUT1 pin,
IOUT2 is connected to AGND, and the output voltage is available
at the VREF terminal. In this configuration, a positive reference
voltage results in a positive output voltage making single-supply
operation possible. The output from the DAC is voltage at a
constant impedance (the DAC ladder resistance), thus an
op amp is necessary to buffer the output voltage. The reference
input no longer sees a constant input impedance, but one that
varies with code. So, the voltage input should be driven from a
low impedance source.
V
DD
C1
V
R
FB
DD
R2
I
1
OUT
V
DD
V
V
OUT
V
A1
IN
REF
R1
R2
I
2
OUT
R
3
GND
R
V
GAIN = R2 + R3
R2
FB
DD
R
2
V
I
1
A1
IN
OUT
V
OUT
NOTES
1. ADDITIONAL PINS OMITTED FOR CLARITY
2. C1 PHASE COMPENSATION (1pF–2pF) MAY BE
REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.
V
REF
R1 = R2R3
R2 + R3
I
2
OUT
GND
Figure 11. Increasing Gain of Current Output DAC
NOTES
1. ADDITIONAL PINS OMITTED FOR CLARITY
2. C1 PHASE COMPENSATION (1pF–2pF) MAY BE REQUIRED
IF A1 IS A HIGH SPEED AMPLIFIER.
USED AS A DIVIDER OR PROGRAMMABLE GAIN
ELEMENT
Figure 9. Single-Supply Voltage Switching
Mode Operation
Current steering DACs are very flexible and lend themselves to
many different applications. If this type of DAC is connected as
the feedback element of an op amp and RFB is used as the input
resistor as shown in Figure 12, then the output voltage is
inversely proportional to the digital input fraction D.
Also, VIN must not go negative by more than 0.3 V or an internal
diode will turn on, exceeding the max ratings of the device. In
this type of application, the full range of multiplying capability
of the DAC is lost.
For D = 1–2n the output voltage is
VOUT = −VIN D = −VIN 1− 2−n
POSITIVE OUTPUT VOLTAGE
(
)
Note that the output voltage polarity is opposite to the VREF
polarity for dc reference voltages. To achieve a positive voltage
output, an applied negative reference to the input of the DAC is
preferred over the output inversion through an inverting amplifier
because of the resistor tolerance errors. To generate a negative
reference, the reference can be level shifted by an op amp such
that the VOUT and GND pins of the reference become the virtual
ground and –2.5 V, respectively, as shown in Figure 10.
As D is reduced, the output voltage increases. For small values
of the digital fraction D, it is important to ensure that the
amplifier does not saturate and also that the required accuracy
is met. For example, an 8-bit DAC driven with the binary code
0x10 (00010000), i.e., 16 decimal, in the circuit of Figure 12
should cause the output voltage to be 16 ϫ VIN. However, if the
DAC has a linearity specification of 0.5 LSB then D can in
fact have the weight anywhere in the range 15.5/256 to 16.5/256
so that the possible output voltage will be in the range 15.5 VIN
to 16.5 VIN—an error of +3% even though the DAC itself has a
maximum error of 0.2%.
V
= 5V
DD
ADR03
V
V
IN
OUT
GND
C1
+ 5V
V
DD
V
R
FB
DD
V
IN
I
1
2
–2.5V
OUT
A2
A1
V
REF
I
V
=
OUT
OUT
1/2 AD8552
V
R
DD
FB
0 to +2.5V
GND
I
1
OUT
–5V
1/2 AD8552
V
REF
I
2
OUT
GND
NOTES
1. ADDITIONAL PINS OMITTED FOR CLARITY
2. C1 PHASE COMPENSATION (1pF– 2pF) MAY BE
REQUIRED IF A1 IS A HIGH SPEED AMPLIFIER.
Figure 10. Positive Voltage Output with Minimum
of Components
V
OUT
NOTE
ADDITIONAL PINS OMITTED FOR CLARITY
ADDING GAIN
In applications where the output voltage is required to be greater
than VIN, gain can be added with an additional external amplifier
or it can also be achieved in a single stage. It is important to
consider the effect of temperature coefficients of the thin film
Figure 12. Current Steering DAC Used as a Divider
or Programmable Gain Element
REV. 0
–15–
AD5426/AD5432/AD5443
DAC leakage current is also a potential error source in divider
circuits. The leakage current must be counterbalanced by an
opposite current supplied from the op amp through the DAC.
Since only a fraction D of the current into the VREF terminal is
routed to the IOUT1 terminal, the output voltage has to change
as follows:
AMPLIFIER SELECTION
The primary requirement for the current-steering mode is an
amplifier with low input bias currents and low input offset volt-
age. The input offset voltage of an op amp is multiplied by the
variable gain (due to the code dependent output resistance of
the DAC) of the circuit. A change in this noise gain between
two adjacent digital fractions produces a step change in the
output voltage due to the amplifier’s input offset voltage. This
output voltage change is superimposed on the desired change in
output between the two codes and gives rise to a differential
linearity error, which, if large enough, could cause the DAC to
be nonmonotonic. In general, the input offset voltage should be
a fraction (~ <1/4) of an LSB to ensure monotonic behavior
when stepping through codes.
Output Error Voltage Due to DAC Leakage = (Leakage ϫ R)/D
where R is the DAC resistance at the VREF terminal. For a DAC
leakage current of 10 nA, R = 10 kΩ and a gain (i.e., 1/D) of 16
the error voltage is 1.6 mV.
REFERENCE SELECTION
When selecting a reference for use with the AD5426 series of
current output DACs, pay attention to the references output
voltage temperature coefficient specification. This parameter not
only affects the full-scale error, but can also affect the linearity
(INL and DNL) performance. The reference temperature coeffi-
cient should be consistent with the system accuracy specifications.
For example, an 8-bit system required to hold its overall specifi-
cation to within 1 LSB over the temperature range 0°C to 50°C
dictates that the maximum system drift with temperature should be
less than 78 ppm/°C. A 12-bit system with the same temperature
range to overall specification within 2 LSBs requires a maximum
drift of 10 ppm/°C. By choosing a precision reference with low
output temperature coefficient, this error source can be minimized.
Table IV suggests some references available from Analog Devices
that are suitable for use with this range of current output DACs.
The input bias current of an op amp also generates an offset at
the voltage output as a result of the bias current flowing in the
feedback resistor RFB. Most op amps have input bias currents low
enough to prevent any significant errors in 12-bit applications.
Common-mode rejection of the op amp is important in voltage
switching circuits since it produces a code dependent error at
the voltage output of the circuit. Most op amps have adequate
common-mode rejection for use at 8-, 10-, and 12-bit resolution.
Provided the DAC switches are driven from true wideband low
impedance sources (VIN and AGND), they settle quickly. Conse-
quently, the slew rate and settling time of a voltage switching DAC
circuit is determined largely by the output op amp. To obtain
minimum settling time in this configuration, it is important to
minimize capacitance at the VREF node (voltage output node in
this application) of the DAC. This is done by using low inputs
capacitance buffer amplifiers and careful board design.
Table IV. Suitable ADI Precision References Recommended for Use with AD5426/AD5432/AD5443 DACs
Part No.
Output Voltage
Initial Tolerance
Temperature Drift
0.1 Hz to 10 Hz Noise Package
ADR01
ADR02
ADR03
ADR425
10 V
5 V
2.5 V
5 V
0.1%
0.1%
0.2%
0.04%
3 ppm/°C
3 ppm/°C
3 ppm/°C
3 ppm/°C
20 V p-p
10 V p-p
10 V p-p
3.4 V p-p
SC70, TSOT, SOIC
SC70, TSOT, SOIC
SC70, TSOT, SOIC
MSOP, SOIC
Table V. Some Precision ADI Op Amps Suitable for Use with AD5426/AD5432/AD5443 DACs
Part No.
Max Supply Voltage (V)
VOS(max) (V)
IB(max) (nA)
GBP (MHz)
Slew Rate (V/s)
OP97
OP1177
AD8551
20
18
+6
25
60
5
0.1
2
0.05
0.9
1.3
1.5
0.2
0.7
0.4
Table VI. Listing of Some High Speed ADI Op Amps Suitable for Use with AD5426/AD5432/AD5443 DACs
Max Supply Voltage
(V)
BW @ ACL
(MHz)
Slew Rate
(V/s)
VOS(max)
(V)
IB(max)
(nA)
Part No.
AD8065
AD8021
AD8038
AD9631
12
12
5
145
200
350
320
180
100
425
1300
1500
1000
3000
10000
0.01
1000
0.75
7000
5
–16–
REV. 0
AD5426/AD5432/AD5443
Most single-supply circuits include ground as part of the analog
signal range, which in turns requires an amplifier that can handle
rail-to-rail signals, there is a large range of single-supply amplifiers
available from Analog Devices.
Communication between two devices at a given clock speed is
possible when the following specs are compatible: frame sync delay
and frame sync setup and hold, data delay and data setup and
hold, and SCLK width. The DAC interface expects a t4 (SYNC
falling edge to SCLK falling edge setup time) of 13 ns minimum.
Consult the ADSP-21xx User Manual for information on clock
and frame sync frequencies for the SPORT register.
MICROPROCESSOR INTERFACING
Microprocessor interfacing to this family of DACs is via a serial bus
that uses standard protocol compatible with microcontrollers and
DSP processors. The communications channel is a 3-wire interface
consisting of a clock signal, a data signal, and a synchronization
signal. The AD5426/AD5432/AD5443 requires a 16-bit word
with the default being data valid on the falling edge of SCLK,
but this is changeable via the control bits in the data-word.
The SPORT control register should be set up as follows:
TFSW = 1, Alternate Framing
INVTFS = 1, Active Low Frame Signal
DTYPE = 00, Right Justify Data
ISCLK = 1, Internal Serial Clock
TFSR = 1, Frame Every Word
ITFS = 1, Internal Framing Signal
SLEN = 1111, 16-Bit Data-Word
ADSP-21xx to AD5426/AD5432/AD5443 Interface
The ADSP-21xx family of DSPs are easily interface to this family
of DACs without extra glue logic. Figure 13 shows an example of
an SPI interface between the DAC and the ADSP-2191M. SCK
of the DSP drives the serial data line, DIN. SYNC is driven from
one of the port lines, in this case SPIxSEL.
80C51/80L51 to AD5426/AD5432/AD5443 Interface
A serial interface between the DAC and the 8051 is shown in
Figure 15. TxD of the 8051 drives SCLK of the DAC serial
interface, while RxD drives the serial data line, DIN. P3.3 is a
bit-programmable pin on the serial port and is used to drive
SYNC. When data is to be transmitted to the switch, P3.3 is
taken low. The 80C51/80L51 transmits data only in 8-bit bytes;
thus, only eight falling clock edges occur in the transmit cycle.
To load data correctly to the DAC, P3.3 is left low after the first
eight bits are transmitted, and a second write cycle is initiated to
transmit the second byte of data. Data on RxD is clocked out of
the microcontroller on the rising edge of TxD and is valid on the
falling edge. As a result, no glue logic is required between the
DAC and microcontroller interface. P3.3 is taken high following
the completion of this cycle. The 8051 provides the LSB of its
SBUF register as the first bit in the data stream. The DAC input
register requires its data with the MSB as the first bit received.
The transmit routine should take this into account.
ADSP-2191*
AD5426/
AD5432/
AD5443*
SYNC
SDIN
SCLK
SPIxSEL
MOSI
SCK
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 13. ADSP-2191 SPI to AD5426/AD5432/AD5443
Interface
A serial interface between the DAC and DSP SPORT is shown
in Figure 14. In this interface example, SPORT0 is used to
transfer data to the DAC shift register. Transmission is initiated
by writing a word to the Tx register after the SPORT has been
enabled. In a write sequence, data is clocked out on each rising
edge of the DSPs serial clock and clocked into the DAC input
shift register on the falling edge of its SCLK. The update of the
DAC output takes place on the rising edge of the SYNC signal.
8051*
AD5426/
AD5432/
AD5443*
TxD
RxD
P1.1
SCLK
SDIN
SYNC
ADSP-2101/
ADSP-2103/
ADSP-2191*
AD5426/
AD5432/
AD5443*
*
ADDITIONAL PINS OMITTED FOR CLARITY
TFS
DT
SYNC
Figure 15. 80C51/80L51 to AD5426/AD5432/AD5443
Interface
SDIN
SCLK
SCLK
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 14. ADSP-2101/ADSP-2103/ADSP-2191 SPORT
to AD5426/AD5432/AD5443 Interface
REV. 0
–17–
AD5426/AD5432/AD5443
MC68HC11 Interface to AD5426/AD5432/AD5443 Interface
Figure 16 shows an example of a serial interface between the
DAC and the MC68HC11 microcontroller. The serial peripheral
interface (SPI) on the MC68HC11 is configured for master
mode (MSTR = 1), clock polarity bit (CPOL) = 0, and the clock
phase bit (CPHA) = 1. The SPI is configured by writing to the
SPI control register (SPCR)—see the 68HC11 User Manual.
SCK of the 68HC11 drives the SCLK of the DAC interface, the
MOSI output drives the serial data line (DIN) of the AD5516.
The SYNC signal is derived from a port line (PC7). When data is
being transmitted to the AD5516, the SYNC line is taken low
(PC7). Data appearing on the MOSI output is valid on the falling
edge of SCK. Serial data from the 68HC11 is transmitted in 8-bit
bytes with only eight falling clock edges occurring in the transmit
cycle. Data is transmitted MSB first. To load data to the DAC,
PC7 is left low after the first eight bits are transferred, and a second
serial write operation is performed to the DAC. PC7 is taken high
at the end of this procedure.
PIC16C6x/7x to AD5426/AD5432/AD5443
The PIC16C6x/7x synchronous serial port (SSP) is configured
as an SPI master with the clock polarity bit (CKP) = 0. This is
done by writing to the synchronous serial port control register
(SSPCON). See the PIC16/17 Microcontroller User Manual. In
this example, I/O port RA1 is being used to provide a SYNC signal
and to enable the serial port of the DAC. This microcontroller
transfers only eight bits of data during each serial transfer operation;
therefore, two consecutive write operations are required. Figure 18
shows the connection diagram.
PIC16C6x/7x*
AD5426/
AD5432/
AD5443*
SCK/RC3
SCLK
SDIN
SYNC
SDI/RC4
RA1
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 18. PIC16C6x/7x to AD5426/AD5432/AD5443
Interface
If the user wants to verify the data previously written to the input
shift register, the SDO line could be connected to MISO of the
MC68HC11, and with SYNC low, the shift register would clock
data out on the rising edges of SCLK.
PCB LAYOUT AND POWER SUPPLY DECOUPLING
In any circuit where accuracy is important, careful consideration
of the power supply and ground return layout helps to ensure
the rated performance. The printed circuit board on which the
AD5426/AD5432/AD5443 is mounted should be designed so
that the analog and digital sections are separated, and confined
to certain areas of the board. If the DAC is in a system where
multiple devices require an AGND-to-DGND connection, the
connection should be made at one point only. The star ground
point should be established as close as possible to the device.
MC68HC11*
AD5426/
AD5432/
AD5443*
PC7
SCK
SYNC
SCLK
SDIN
MOSI
*ADDITIONAL PINS OMITTED FOR CLARITY
Figure 16. 68HC11/68L11 to AD5426/AD5432/AD5443
Interface
These DACs should have ample supply bypassing of 10 F in
parallel with 0.1 F on the supply located as close to the pack-
age as possible, ideally right up against the device. The 0.1 F
capacitor should have low effective series resistance (ESR) and
effective series inductance (ESI), such as the common ceramic
types that provide a low impedance path to ground at high
frequencies, to handle transient currents due to internal logic
switching. Low ESR 1 F to 10 F tantalum or electrolytic
capacitors should also be applied at the supplies to minimize
transient disturbance and filter out low frequency ripple.
MICROWIRE to AD5426/AD5432/AD5443 Interface
Figure 17 shows an interface between the DAC and any
MICROWIRE compatible device. Serial data is shifted out on
the falling edge of the serial clock, SK, and is clocked into the
DAC input shift register on the rising edge of SK, which corre-
sponds to the falling edge of the DACs SCLK.
MICROWIRE*
AD5426/
AD5432/
AD5443*
SK
SO
CS
SCLK
SDIN
SYNC
Fast switching signals such as clocks should be shielded with
digital ground to avoid radiating noise to other parts of the board,
and should never be run near the reference inputs.
Avoid crossover of digital and analog signals. Traces on opposite
sides of the board should run at right angles to each other. This
reduces the effects of feedthrough through the board. A micros-
trip technique is by far the best, but not always possible with a
double-sided board. In this technique, the component side of the
board is dedicated to ground plane while signal traces are placed
on the solder side.
*
ADDITIONAL PINS OMITTED FOR CLARITY
Figure 17. MICROWIRE to AD5426/AD5432/AD5443
Interface
It is good practice to employ compact, minimum lead length
PCB layout design. Leads to the input should be as short as
possible to minimize IR drops and stray inductance.
The PCB metal traces between VREF and RFB should also be
matched to minimize gain error. To maximize on high frequency
performance, the I-to-V amplifier should be located as close to
the device as possible.
–18–
REV. 0
AD5426/AD5432/AD5443
EVALUATION BOARD FOR THE AD5426/AD5432/AD5443
SERIES OF DACS
OPERATING THE EVALUATION BOARD
Power Supplies
The board consists of a 12-bit AD5443 and a current to voltage
amplifier AD8065. Included on the evaluation board is a 10 V
reference ADR01. An external reference may also be applied via
an SMB input.
The board requires 12 V, and +5 V supplies. The +12 V VDD
and VSS are used to power the output amplifier, while the +5 V
is used to power the DAC (VDD1) and transceivers (VCC).
Both supplies are decoupled to their respective ground plane
The evaluation kit consists of a CD-ROM with self-installing
PC software to control the DAC. The software simply allows
the user to write a code to the device.
with 10 F tantalum and 0.1 F ceramic capacitors.
Link1 (LK1) is provided to allow selection between the on-board
reference (ADR01) or an external reference applied through J2.
For the AD5426/AD5432/AD5443 use Link2 in the SDO position.
V
DD1
R1 = 0⍀
J3
+
C1
0.1F
C2
10F
SCLK
U1
SCLK
SDIN
4
5
6
7
8
C7 10F
+
C8 0.1F
P1–3
SCLK
SDIN
V
DD
J4
J5
J6
SDIN
SYNC
C6
4.7pF
V
SS
10
1
P1–2
P1–4
R
FB
AD8065AR
TP1
2
4
V–
V+
V
OUT
I
I
1
2
OUT
SYNC
6
SYNC
2
3
SDO/LDAC
J1
OUT
3
7
U3
SDO/LDAC GND
V
C9 10F
+
REF
LDAC
V
P1–5
REF
V
DD
J2
C10 0.1F
A
B
9
V
LK2
REF
AD5426/
AD5432/
AD5443
SDO
P1–13
LK1
V
DD
P1–19
P1–20
P1–21
P1–22
P1–23
P1–24
P1–25
P1–26
P1–27
P1–28
P1–29
P1–30
2
5
6
+V
V
OUT
IN
U2
ADR01AR
C3
10F
C4
0.1F
C5
0.1F
TRIM
GND
4
V
DD
P2–3
P2–2
C11
C12
+
+
0.1F
10F
C13
C14
AGND
0.1F
10F
P2–1
P2–4
V
V
DD1
SS
C15
C16
+
0.1F
10F
Figure 19. Schematic of AD5426/AD5432/AD5443 Evaluation Board
REV. 0
–19–
AD5426/AD5432/AD5443
P1
SCLK
SDIN
J3
J4
J5
C11
U3
SCLK
J1
VOUT
U1
SDIN
SYNC
R1 C6
VREF
C4
C3
C1
C2
LK1
SYNC
U2
SDO/LDAC
J2
VREF
C9
SDO/LDAC
J6
C16
C14
C15
C10
C13
P2
EVAL–AD5426/
AD5432/AD5443EB
Figure 20. Silkscreen—Component Side View (Top Layer)
C 1 2
C 7
Figure 21. Silkscreen—Component Side View (Bottom Layer)
–20–
REV. 0
AD5426/AD5432/AD5443
Overview of AD54xx Devices
tS max Interface Package
Part No.
Resolution
No. DACs INL
Features
AD5403*
8
2
0.25 60 ns
Parallel
CP-40
10 MHz Bandwidth,
10 ns CS Pulse Width,
4-Quadrant Multiplying Resistors
AD5410*
AD5413*
AD5424
AD5425
8
8
8
8
1
2
1
1
0.25 100 ns Serial
0.25 100 ns Serial
RU-16
RU-24
10 MHz Bandwidth, 50 MHz Serial,
4-Quadrant Multiplying Resistors
10 MHz Bandwidth, 50 MHz Serial,
4-Quadrant Multiplying Resistors
0.25 60 ns
Parallel
RU-16, CP-20 10 MHz Bandwidth,
17 ns CS Pulse Width
0.25 100 ns Serial
0.25 100 ns Serial
RM-10
Byte Load, 10 MHz Bandwidth,
50 MHz Serial
AD5426
AD5428
8
8
1
2
RM-10
RU-20
10 MHz Bandwidth, 50 MHz Serial
0.25 60 ns
Parallel
10 MHz Bandwidth,
17 ns CS Pulse Width
AD5429
AD5450
AD5404*
8
2
1
2
0.25 100 ns Serial
0.25 100 ns Serial
RU-10
RJ-8
10 MHz Bandwidth, 50 MHz Serial
10 MHz Bandwidth, 50 MHz Serial
8
10
0.5
70 ns
Parallel
CP-40
10 MHz Bandwidth,
17 ns CS Pulse Width,
4-Quadrant Multiplying Resistors
AD5411*
AD5414*
10
10
1
2
0.5
0.5
110 ns Serial
110 ns Serial
110 ns Serial
RU-16
RU-24
RM-10
10 MHz Bandwidth, 50 MHz Serial,
4-Quadrant Multiplying Resistors
10 MHz Bandwidth, 50 MHz Serial,
4-Quadrant Multiplying Resistors
AD5432
AD5433
10
10
1
1
0.5
0.5
10 MHz Bandwidth, 50 MHz Serial
70 ns
Parallel
RU-20, CP-20 10 MHz Bandwidth,
17 ns CS Pulse Width
AD5439
AD5440
10
10
2
2
0.5
0.5
110 ns Serial
70 ns Parallel
RU-16
RU-24
10 MHz Bandwidth, 50 MHz Serial
10 MHz Bandwidth,
17 ns CS Pulse Width
AD5451
AD5405
10
12
1
2
0.25 110 ns Serial
RJ-8
10 MHz Bandwidth, 50 MHz Serial
1
120 ns Parallel
CP-40
10 MHz Bandwidth,
17 ns CS Pulse Width,
4-Quadrant Multiplying Resistors
AD5412*
12
12
1
2
1
1
160 ns Serial
160 ns Serial
RU-16
RU-24
10 MHz Bandwidth, 50 MHz Serial,
4-Quadrant Multiplying Resistors
AD5415
10 MHz Bandwidth, 50 MHz Serial,
4-Quadrant Multiplying Resistors
AD5443
AD5444
AD5445
12
12
12
1
1
1
1
160 ns Serial
160 ns Serial
120 ns Parallel
RM-10
RM-10
10 MHz Bandwidth, 50 MHz Serial
10 MHz Bandwidth, 50 MHz Serial
0.5
1
RU-20, CP-20 10 MHz Bandwidth,
17 ns CS Pulse Width
AD5446
AD5447
14
12
1
2
2
1
180 ns Serial
RM-10
RU-24
10 MHz Bandwidth, 50 MHz Serial
120 ns Parallel
10 MHz Bandwidth,
17 ns CS Pulse Width
AD5449
12
2
1
160 ns Serial
RU-16
10 MHz Bandwidth,
17 ns CS Pulse Width
AD5452
AD5453
12
14
1
1
0.5
2
160 ns Serial
180 ns Serial
RJ-8, RM-8
RJ-8, RM-8
10 MHz Bandwidth, 50 MHz Serial
10 MHz Bandwidth, 50 MHz Serial
*Future parts, contact factory for availability
REV. 0
–21–
AD5426/AD5432/AD5443
OUTLINE DIMENSIONS
10-Lead Mini Small Outline Package [MSOP]
(RM-10)
Dimensions shown in millimeters
3.00 BSC
10
6
4.90 BSC
3.00 BSC
PIN 1
1
5
0.50 BSC
0.95
0.85
0.75
1.10 MAX
0.80
0.60
0.40
8؇
0؇
0.15
0.00
0.27
0.17
SEATING
PLANE
0.23
0.08
COPLANARITY
0.10
COMPLIANT TO JEDEC STANDARDS MO-187BA
–22–
REV. 0
–23–
–24–
相关型号:
AD5444YRM-U1
12-Bit High Bandwidth Multiplying DAC with Serial Interface; Package: MSOP; No of Pins: 10; Temperature Range: Industrial
ADI
©2020 ICPDF网 联系我们和版权申明